Time-multiplexed System-on-Chip using Fault-tolerant Astrocyte-Neuron Networks

被引:0
|
作者
Johnson, Anju P. [1 ]
Liu, Junxiu [2 ]
Millard, Alan G. [1 ]
Karim, Shvan [2 ]
Tyrrell, Andy M. [1 ]
Harkin, Jim [2 ]
Timmis, Jon [1 ]
McDaid, Liam [2 ]
Halliday, David M. [1 ]
机构
[1] Univ York, Dept Elect Engn, York YO10 5DD, N Yorkshire, England
[2] Ulster Univ, Sch Comp Engn & Intelligent Syst, Derry BT48 7JL, North Ireland
基金
英国工程与自然科学研究理事会;
关键词
Spiking Neural Networks; Astrocytes; Self-Repair; Fault Tolerance; Time Multiplexing; FPGA; Rio-inspired Engineering; Neuromorphic computing;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Spike-based brain-inspired systems have shown an immense capability to achieve internal stability, widely referred to as homeostasis. This ability enrols them as the best candidate for next-generation computational neuroscience as they bridge the gap between neuroscience and machine learning. Spiking Neural Networks (SNN), a third generation Artificial Neural Network (ANN), which operates using discrete events of spikes, contributes to a category of biologically-realistic models of neurons to carry out computations. Spiking Astrocyte-Neuron Networks (SANN) have a characteristic attribute homologous to brain self-repair. Although SNNs are more powerful in theory than 2nd generation ANNs, they are not widely in use as their implementations on normal hardware are computationally-intensive. On the contrary, due to the capability of modern hardware such as FPGAs, which operates in MHz and GIIs range, facilitates real-time and faster-than-real-time simulations of SNNs. In this work, we overcome the computational overhead of the SNNs using the benefits of real-time hardware computations, utilizing time-multiplexing to design a Self-rePairing spiking Astrocyte Neural NEtwoRk (SPANNER) chip, generic to users' choice of task, emphasizing fault-tolerance, targeting safety-critical applications. We demonstrate the proposed methodology on a SANN system implemented on Xilinx Artix-7 FPGA. The proposed architecture has minimal hardware footprints, power dissipation profile and real-time computational capability, enhancing its usability in constrained applications.
引用
收藏
页码:1076 / 1083
页数:8
相关论文
共 50 条
  • [31] An operating system infrastructure for fault-tolerant reconfigurable networks
    Koch, D
    Streichert, T
    Dittrich, S
    Strengert, C
    Haubelt, CD
    Teich, J
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2006, PROCEEDINGS, 2006, 3894 : 202 - 216
  • [32] Fault-Tolerant Routing in Networks-on-Chip Using Self-Organizing Routing Algorithms
    Romanov, Aleksandr
    Myachin, Nikolay
    Sukhov, Andrei
    IECON 2021 - 47TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2021,
  • [33] Adaptive Fault-tolerant Flight Control System Design Using Neural Networks
    Liu, Xiaoxiong
    Wu, Yan
    Shi, Jingping
    Zhang, Weiguo
    2008 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY, VOLS 1-5, 2008, : 906 - +
  • [34] A new time-multiplexed interconnected architecture with buffering system for multi-chip CNN
    Salerno, M
    Sargeni, F
    Bonaiuto, V
    CNNA 98 - 1998 FIFTH IEEE INTERNATIONAL WORKSHOP ON CELLULAR NEURAL NETWORKS AND THEIR APPLICATIONS - PROCEEDINGS, 1998, : 391 - 396
  • [35] Fault-tolerant stabilization for linear system with time delay
    Wang, Shaohua
    Liu, Juan
    Chen, Lin
    Journal of Computers (Finland), 2013, 8 (03): : 709 - 716
  • [36] FAULT-TOLERANT MEMORY ORGANIZATION - IMPACT ON CHIP YIELD AND SYSTEM COST
    NADEN, RA
    WEST, FG
    IEEE TRANSACTIONS ON MAGNETICS, 1974, MA10 (03) : 852 - 855
  • [37] Fast fault-tolerant time synchronization for wireless sensor networks
    Lee, Sunggu
    Jang, Ungjin
    Park, Junyoung
    ISORC 2008: 11TH IEEE SYMPOSIUM ON OBJECT/COMPONENT/SERVICE-ORIENTED REAL-TIME DISTRIBUTED COMPUTING - PROCEEDINGS, 2008, : 178 - 185
  • [38] A fault-tolerant and congestion-aware architecture for wireless networks-on-chip
    Seyed Hassan Mortazavi
    Reza Akbar
    Farshad Safaei
    Amin Rezaei
    Wireless Networks, 2019, 25 : 3675 - 3687
  • [39] A fault-tolerant and congestion-aware architecture for wireless networks-on-chip
    Mortazavi, Seyed Hassan
    Akbar, Reza
    Safaei, Farshad
    Rezaei, Amin
    WIRELESS NETWORKS, 2019, 25 (06) : 3675 - 3687
  • [40] A Fault-Tolerant and Congestion-Aware Routing Algorithm for Networks-on-Chip
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Plosila, Juha
    Liljeberg, Pasi
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 139 - 144