Time-multiplexed System-on-Chip using Fault-tolerant Astrocyte-Neuron Networks

被引:0
|
作者
Johnson, Anju P. [1 ]
Liu, Junxiu [2 ]
Millard, Alan G. [1 ]
Karim, Shvan [2 ]
Tyrrell, Andy M. [1 ]
Harkin, Jim [2 ]
Timmis, Jon [1 ]
McDaid, Liam [2 ]
Halliday, David M. [1 ]
机构
[1] Univ York, Dept Elect Engn, York YO10 5DD, N Yorkshire, England
[2] Ulster Univ, Sch Comp Engn & Intelligent Syst, Derry BT48 7JL, North Ireland
基金
英国工程与自然科学研究理事会;
关键词
Spiking Neural Networks; Astrocytes; Self-Repair; Fault Tolerance; Time Multiplexing; FPGA; Rio-inspired Engineering; Neuromorphic computing;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Spike-based brain-inspired systems have shown an immense capability to achieve internal stability, widely referred to as homeostasis. This ability enrols them as the best candidate for next-generation computational neuroscience as they bridge the gap between neuroscience and machine learning. Spiking Neural Networks (SNN), a third generation Artificial Neural Network (ANN), which operates using discrete events of spikes, contributes to a category of biologically-realistic models of neurons to carry out computations. Spiking Astrocyte-Neuron Networks (SANN) have a characteristic attribute homologous to brain self-repair. Although SNNs are more powerful in theory than 2nd generation ANNs, they are not widely in use as their implementations on normal hardware are computationally-intensive. On the contrary, due to the capability of modern hardware such as FPGAs, which operates in MHz and GIIs range, facilitates real-time and faster-than-real-time simulations of SNNs. In this work, we overcome the computational overhead of the SNNs using the benefits of real-time hardware computations, utilizing time-multiplexing to design a Self-rePairing spiking Astrocyte Neural NEtwoRk (SPANNER) chip, generic to users' choice of task, emphasizing fault-tolerance, targeting safety-critical applications. We demonstrate the proposed methodology on a SANN system implemented on Xilinx Artix-7 FPGA. The proposed architecture has minimal hardware footprints, power dissipation profile and real-time computational capability, enhancing its usability in constrained applications.
引用
收藏
页码:1076 / 1083
页数:8
相关论文
共 50 条
  • [21] A fault-tolerant core mapping technique in networks-on-chip
    Khalili, Fatemeh
    Zarandi, Hamid R.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2013, 7 (06): : 238 - 245
  • [22] A real-time fault-tolerant and power-efficient multicore system on chip
    Gruzlikov, A. M.
    Kolesov, N. V.
    Kostygov, D. V.
    Tolmacheva, M. V.
    2019 IEEE 13TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2019), 2019, : 354 - 361
  • [23] Actuator Fault-Tolerant Control Using a Spiking Neuron Model
    Takahashi, Masanori
    PROCEEDINGS OF THE 2020 INTERNATIONAL CONFERENCE ON ARTIFICIAL LIFE AND ROBOTICS (ICAROB2020), 2020, : 237 - 240
  • [24] Modeling and Analysis of Fault-tolerant Distributed Memories for Networks-on-Chip
    BanaiyanMofrad, Abbas
    Dutt, Nikil
    Girao, Gustavo
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1605 - 1608
  • [25] A Fault-Tolerant Routing Algorithm Design for On-Chip Optical Networks
    Xiang, Dong
    Zhang, Yan
    Shan, Shuchang
    Xu, Yi
    2013 IEEE 32ND INTERNATIONAL SYMPOSIUM ON RELIABLE DISTRIBUTED SYSTEMS (SRDS 2013), 2013, : 1 - 9
  • [26] Fault-tolerant routing for reliable packet transmission in on-chip networks
    Ouyang, Yiming
    Zhang, Tianbao
    Li, Jianhua
    Liang, Huaguo
    MICROELECTRONICS JOURNAL, 2024, 153
  • [27] Double Stairs: A Fault-Tolerant Routing Algorithm for Networks-on-Chip
    Fakhrali, Saleh
    Zarandi, Hamid R.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (06)
  • [28] Stochastic Communication: A New Paradigm for Fault-Tolerant Networks-on-Chip
    Bogdan, Paul
    Dumitras, Tudor
    Marculescu, Radu
    VLSI DESIGN, 2007,
  • [29] Multi-Layer Diagnosis for Fault-Tolerant Networks-on-Chip
    Schley, Gert
    Dalirsani, Atefe
    Eggenberger, Marcus
    Hatami, Nadereh
    Wunderlich, Hans-Joachim
    Radetzki, Martin
    IEEE TRANSACTIONS ON COMPUTERS, 2017, 66 (05) : 848 - 861
  • [30] Low cost fault-tolerant routing algorithm for Networks-on-Chip
    Liu, Junxiu
    Harkin, Jim
    Li, Yuhua
    Maguire, Liam
    MICROPROCESSORS AND MICROSYSTEMS, 2015, 39 (06) : 358 - 372