Time-multiplexed System-on-Chip using Fault-tolerant Astrocyte-Neuron Networks

被引:0
|
作者
Johnson, Anju P. [1 ]
Liu, Junxiu [2 ]
Millard, Alan G. [1 ]
Karim, Shvan [2 ]
Tyrrell, Andy M. [1 ]
Harkin, Jim [2 ]
Timmis, Jon [1 ]
McDaid, Liam [2 ]
Halliday, David M. [1 ]
机构
[1] Univ York, Dept Elect Engn, York YO10 5DD, N Yorkshire, England
[2] Ulster Univ, Sch Comp Engn & Intelligent Syst, Derry BT48 7JL, North Ireland
基金
英国工程与自然科学研究理事会;
关键词
Spiking Neural Networks; Astrocytes; Self-Repair; Fault Tolerance; Time Multiplexing; FPGA; Rio-inspired Engineering; Neuromorphic computing;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Spike-based brain-inspired systems have shown an immense capability to achieve internal stability, widely referred to as homeostasis. This ability enrols them as the best candidate for next-generation computational neuroscience as they bridge the gap between neuroscience and machine learning. Spiking Neural Networks (SNN), a third generation Artificial Neural Network (ANN), which operates using discrete events of spikes, contributes to a category of biologically-realistic models of neurons to carry out computations. Spiking Astrocyte-Neuron Networks (SANN) have a characteristic attribute homologous to brain self-repair. Although SNNs are more powerful in theory than 2nd generation ANNs, they are not widely in use as their implementations on normal hardware are computationally-intensive. On the contrary, due to the capability of modern hardware such as FPGAs, which operates in MHz and GIIs range, facilitates real-time and faster-than-real-time simulations of SNNs. In this work, we overcome the computational overhead of the SNNs using the benefits of real-time hardware computations, utilizing time-multiplexing to design a Self-rePairing spiking Astrocyte Neural NEtwoRk (SPANNER) chip, generic to users' choice of task, emphasizing fault-tolerance, targeting safety-critical applications. We demonstrate the proposed methodology on a SANN system implemented on Xilinx Artix-7 FPGA. The proposed architecture has minimal hardware footprints, power dissipation profile and real-time computational capability, enhancing its usability in constrained applications.
引用
收藏
页码:1076 / 1083
页数:8
相关论文
共 50 条
  • [41] SoCWire: A Robust and Fault Tolerant Network-on-Chip Approach for a Dynamic Reconfigurable System-on-Chip in FPGAs
    Osterloh, Bjoern
    Michalik, Harald
    Fiethe, Bjoern
    ARCHITECTURE OF COMPUTING SYSTEMS-ARCS 2009, 22ND INTERNATIONAL CONFERENCE, 2009, 5455 : 50 - 59
  • [42] A Fault-Tolerant Routing Algorithm Using Tunnels in Fault Blocks for Network-on-Chip
    Wang, Ling
    Mak, Terrence
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (02)
  • [43] A Fault-Tolerant Indoor Localization System with Recurrent Neural Networks
    Carvalho, Eduardo
    Ferreira, Bruno
    Filho, Geraldo P. R.
    Ueyama, Jo
    Pessin, Gustavo
    ARTIFICIAL NEURAL NETWORKS AND MACHINE LEARNING, PT II, 2017, 10614 : 761 - 762
  • [44] ARTIFICIAL NEURAL NETWORKS ON A RECONFIGURABLE, FAULT-TOLERANT, MULTIPROCESSOR SYSTEM
    CAVALIERI, S
    DISTEFANO, A
    MIRABELLA, O
    MICROPROCESSORS AND MICROSYSTEMS, 1994, 18 (06) : 331 - 341
  • [45] Fault-tolerant virtual private networks within an autonomous system
    Han, JH
    Malan, GR
    Jahanian, F
    21ST IEEE SYMPOSIUM ON RELIABLE DISTRIBUTED SYSTEMS, PROCEEDINGS, 2002, : 41 - 50
  • [46] Reliable Many-Core System-on-Chip Design using K-Node Fault Tolerant Graphs
    Wang, Zheng
    Littarru, Alessandro
    Ugwu, Emmanuel Ikechukwu
    Kanwal, Shazia
    Chattopadhyay, Anupam
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 619 - 624
  • [47] Building Fault-Tolerant Embedded System Using Virtualization
    Sohn, Sunghoon
    ADVANCED SCIENCE LETTERS, 2016, 22 (11) : 3628 - 3632
  • [48] Fault-tolerant control of process systems using communication networks
    El-Farra, NH
    Gani, A
    Christofides, PD
    AICHE JOURNAL, 2005, 51 (06) : 1665 - 1682
  • [49] Fault-tolerant control for SSSC using neural networks and PSO
    Qiao, Wei
    Harley, Ronald G.
    Venayagamoorthy, Ganesh K.
    2006 IEEE/PES POWER SYSTEMS CONFERENCE AND EXPOSITION. VOLS 1-5, 2006, : 952 - +
  • [50] Astrocyte to Spiking Neuron Communication using Networks-on-Chip Ring Topology
    Martin, George
    Harkin, Jim
    McDaid, Liam J.
    Wade, John J.
    Liu, Junxiu
    Morgan, Fearghal
    PROCEEDINGS OF 2016 IEEE SYMPOSIUM SERIES ON COMPUTATIONAL INTELLIGENCE (SSCI), 2016,