Critical pattern selection method for full-chip source and mask optimization

被引:19
|
作者
Liao, Lufeng [1 ,2 ]
Li, Sikun [1 ,2 ]
Wang, Xiangzhao [1 ,2 ]
Zhang, Libin [2 ,3 ]
Gao, Pengzheng [2 ,3 ]
Wei, Yayi [2 ,3 ]
Shi, Weijie [4 ]
机构
[1] Chinese Acad Sci, Shanghai Inst Opt & Fine Mech, Lab Informat Opt & Optoelect Technol, Shanghai 201800, Peoples R China
[2] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100049, Peoples R China
[3] Chinese Acad Sci, Integrated Circuit Adv Proc Ctr, Inst Microelect, Beijing 100029, Peoples R China
[4] Dongfang Jingyuan Electron Ltd, Beijing 100176, Peoples R China
来源
OPTICS EXPRESS | 2020年 / 28卷 / 14期
基金
上海市自然科学基金;
关键词
EFFICIENT SOURCE;
D O I
10.1364/OE.396362
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Source and mask optimization (SMO) is one of the most important resolution enhancement techniques for integrated circuit manufacturing in 2X nm technology node and beyond. Nowadays full-chip SMO is alternatively realized by applying SMO to limited number of selected critical patterns instead of to full-chip area, since it is too computational expensive to be apply SMO in full-chip area directly. The critical patterns are selected by a pattern selection method which enables SMO in full-chip application by balancing the performance and computation consumption. A novel diffraction-based pattern selection method has been proposed in this paper. In this method, diffraction-signatures are sufficiently described with widths in eight selected directions. Coverage rules between the diffraction-signatures are specifically designed. Diffraction-signature grouping method and pattern selection strategy are proposed based on the diffraction-signatures and coverage rules. A series of simulations and comparisons performed using ASML's Tachyon software, which is one of the state of the art commercial SMO platforms, verify the validity of the proposed method. (C) 2020 Optical Society of America under the terms of the OSA Open Access Publishing Agreement
引用
收藏
页码:20748 / 20763
页数:16
相关论文
共 50 条
  • [41] Full-Chip Signal Integrity Analysis and Optimization of 3-D ICs
    Song, Taigon
    Liu, Chang
    Peng, Yarui
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1636 - 1648
  • [42] A systematic approach to correct critical patterns induced by the lithography process at the full-chip level
    Park, CH
    Kim, YH
    Park, JS
    Kim, KD
    Yoo, MH
    Kong, JT
    OPTICAL MICROLITHOGRAPHY XII, PTS 1 AND 2, 1999, 3679 : 622 - 629
  • [43] A Fast Leakage-Aware Full-Chip Transient Thermal Estimation Method
    Wang, Hai
    Wan, Jiachun
    Tan, Sheldon X. -D.
    Zhang, Chi
    Tang, He
    Yuan, Yuan
    Huang, Keheng
    Zhang, Zhenghong
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (05) : 617 - 630
  • [44] DAMO: Deep Agile Mask Optimization for Full Chip Scale
    Chen, Guojin
    Chen, Wanli
    Ma, Yuzhe
    Yang, Haoyu
    Yu, Bei
    2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [45] Clamp Placement Optimization in Full-Chip ESD (Electro-Static-Discharge) Design
    Theng, Chuah Cheow
    Sidek, Othman
    IEMT 2006: 31ST INTERNATIONAL CONFERENCE ON ELECTRONICS MANUFACTURING AND TECHNOLOGY, 2006, : 202 - +
  • [46] Accurate, full-chip, three-dimensional electromagnetic field model for non-Manhattan mask corners
    Lam, Michael C.
    Clifford, Chris
    Oliver, Mike
    Fryer, David
    Tejnil, Edita
    Adam, Kostas
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2016, 15 (02):
  • [47] Efficient Full-Chip QA Tool For Design To Mask (D2M) Feature Variability Verification
    Batarseh, Fadi
    Verma, Piyush
    Pack, Robert
    Somani, Shikha
    PHOTOMASK TECHNOLOGY 2014, 2014, 9235
  • [48] Design specific variation in pattern transfer by via/contact etch process: full-chip analysis
    Sukharev, Valeriy
    Markosian, Ara
    Kteyan, Armen
    Manukyan, Levon
    Khachatryan, Nikolay
    Choy, Jun-Ho
    Lazaryan, Hasmik
    Hovsepyan, Henrik
    Onoue, Seiji
    Kikuchi, Takuo
    Kamigaki, Tetsuya
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION III, 2009, 7275
  • [49] Design-specific variation in pattern transfer by via/contact etch process: full-chip analysis
    Sukharev, Valeriy
    Markosian, Ara
    Kteyan, Armen
    Manukyan, Levon
    Khachatryan, Nikolay
    Choy, Jun-Ho
    Lazaryan, Hasmik
    Hovsepyan, Henrik
    Onoue, Seiji
    Kikuchi, Takuo
    Kamigaki, Tetsuya
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2009, 8 (04):
  • [50] A Novel and Unified Full-Chip CMP Model Aware Dummy Fill Insertion Framework With SQP-Based Optimization Method
    Cai, Junzhe
    Yan, Changhao
    Tao, Yudong
    Lin, Yibo
    Wang, Sheng-Guo
    Pan, David Z.
    Zeng, Xuan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (03) : 603 - 607