A Fast Leakage-Aware Full-Chip Transient Thermal Estimation Method

被引:15
|
作者
Wang, Hai [1 ,2 ]
Wan, Jiachun [1 ,2 ]
Tan, Sheldon X. -D. [3 ]
Zhang, Chi [1 ,2 ]
Tang, He [1 ,2 ]
Yuan, Yuan [4 ]
Huang, Keheng [5 ]
Zhang, Zhenghong [5 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Sichuan, Peoples R China
[2] Univ Elect Sci & Technol China, Sch Microelect & Solid State Elect, Chengdu 610054, Sichuan, Peoples R China
[3] Univ Calif Riverside, Dept Elect Engn, Riverside, CA 92521 USA
[4] Univ Elect Sci & Technol China, Sch Automat Engn, Chengdu 610054, Sichuan, Peoples R China
[5] Southwest China Res Inst Elect Equipment, Chengdu 610036, Sichuan, Peoples R China
基金
中国国家自然科学基金;
关键词
Thermal estimation; transient analysis; leakage; full-chip; POWER; TEMPERATURE; MANAGEMENT; REDUCTION;
D O I
10.1109/TC.2017.2778066
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Accurate and fast thermal estimation is important for the runtime thermal regulation of modern microprocessors due to excessive on-chip temperatures. However, due to the nonlinear relationship between the leakage power and temperature, full-chip thermal estimation methods suffer slow speed and scalability issue when the increasing static leakage power is considered. In this work, we propose a new fast leakage-aware full-chip thermal estimation method. Unlike traditional methods, which use iteration to handle the leakage-temperature nonlinearity dependency issue, the new method applies a dynamic linearization algorithm, which adaptively transforms the original nonlinear thermal model into a number of local linear thermal models. In order to further improve the thermal estimation efficiency, a specially-designed adaptive model order reduction method is integrated into the thermal estimation framework to generate local compact thermal models. Our numerical results show that the new method is able to accurately estimate full-chip transient temperature distribution by fully considering the nonlinear leakage-temperature dependency with fast speed. On different chips with core number ranging from 9 to 36, it achieved 85x to 589x speedup in average against traditional iteration based method, with average thermal estimation error to be around 0.2 degrees C.
引用
收藏
页码:617 / 630
页数:14
相关论文
共 50 条
  • [1] A Fast Full-Chip Static Power Estimation Method
    Wan, Jiachun
    Wang, Hai
    Tan, Sheldon X. -D.
    Zhang, Chi
    Yuan, Yuan
    Huang, Keheng
    Zhang, Zhenghong
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 241 - 243
  • [2] Leakage-aware interconnect for on-chip network
    Tsai, YF
    Narayaynan, V
    Xie, Y
    Irwin, MJ
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 230 - 231
  • [3] Fast Statistical Full-Chip Leakage Analysis for Nanometer VLSI Systems
    Shen, Ruijing
    Tan, Sheldon X. -D.
    Wang, Hai
    Xiong, Jinjun
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2012, 17 (04)
  • [4] Efficient Full-Chip Statistical Leakage Analysis Based on Fast Matrix Vector Product
    Gao, Mingzhi
    Ye, Zuochang
    Wang, Yan
    Yu, Zhiping
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (03) : 356 - 369
  • [5] Modeling and estimation of full-chip leakage current considering within-die correlation
    Heloue, Khaled R.
    Azizi, Navid
    Najm, Farid N.
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 93 - +
  • [6] Fast-Accurate Full-Chip Dynamic Thermal Simulation With Fine Resolution Enabled by a Learning Method
    Jiang, Lin
    Liu, Yu
    Cheng, Ming-C.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (08) : 2675 - 2688
  • [7] Leakage-Aware Dynamic Compact Thermal Model for CMOS Technology
    Pan, Chi-Wen
    Huang, Pei-Yu
    Hsu, Chia-Hao
    Kuo, Sheng-Liang
    Chen, Tai-Yu
    PROCEEDINGS OF THE 2019 EIGHTEENTH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2019), 2019, : 355 - 361
  • [8] Adaptive Transient Leakage-Aware Linearised Model for Thermal Analysis of 3-D ICs
    Zhang, Chao
    Mihajlovic, Milan
    Pavlidis, Vasilis F.
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 268 - 271
  • [9] Efficient full-chip thermal modeling and analysis
    Li, P
    Pileggi, LT
    Asheghi, M
    Chandra, R
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 319 - 326
  • [10] Statistical analysis of full-chip leakage power considering junction Tunneling leakage
    Li, Tao
    Yu, Zhiping
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 99 - +