A Fast Leakage-Aware Full-Chip Transient Thermal Estimation Method

被引:15
|
作者
Wang, Hai [1 ,2 ]
Wan, Jiachun [1 ,2 ]
Tan, Sheldon X. -D. [3 ]
Zhang, Chi [1 ,2 ]
Tang, He [1 ,2 ]
Yuan, Yuan [4 ]
Huang, Keheng [5 ]
Zhang, Zhenghong [5 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Sichuan, Peoples R China
[2] Univ Elect Sci & Technol China, Sch Microelect & Solid State Elect, Chengdu 610054, Sichuan, Peoples R China
[3] Univ Calif Riverside, Dept Elect Engn, Riverside, CA 92521 USA
[4] Univ Elect Sci & Technol China, Sch Automat Engn, Chengdu 610054, Sichuan, Peoples R China
[5] Southwest China Res Inst Elect Equipment, Chengdu 610036, Sichuan, Peoples R China
基金
中国国家自然科学基金;
关键词
Thermal estimation; transient analysis; leakage; full-chip; POWER; TEMPERATURE; MANAGEMENT; REDUCTION;
D O I
10.1109/TC.2017.2778066
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Accurate and fast thermal estimation is important for the runtime thermal regulation of modern microprocessors due to excessive on-chip temperatures. However, due to the nonlinear relationship between the leakage power and temperature, full-chip thermal estimation methods suffer slow speed and scalability issue when the increasing static leakage power is considered. In this work, we propose a new fast leakage-aware full-chip thermal estimation method. Unlike traditional methods, which use iteration to handle the leakage-temperature nonlinearity dependency issue, the new method applies a dynamic linearization algorithm, which adaptively transforms the original nonlinear thermal model into a number of local linear thermal models. In order to further improve the thermal estimation efficiency, a specially-designed adaptive model order reduction method is integrated into the thermal estimation framework to generate local compact thermal models. Our numerical results show that the new method is able to accurately estimate full-chip transient temperature distribution by fully considering the nonlinear leakage-temperature dependency with fast speed. On different chips with core number ranging from 9 to 36, it achieved 85x to 589x speedup in average against traditional iteration based method, with average thermal estimation error to be around 0.2 degrees C.
引用
收藏
页码:617 / 630
页数:14
相关论文
共 50 条
  • [21] Full-chip leakage analysis for 65 nm CMOS technology and beyond
    Xue, Jiying
    Li, Tao
    Deng, Yangdong
    Yu, Zhiping
    INTEGRATION-THE VLSI JOURNAL, 2010, 43 (04) : 353 - 364
  • [22] A high efficiency full-chip thermal simulation algorithm
    Zhan, Y
    Sapatnekar, SS
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 635 - 638
  • [23] Analytical Leakage-Aware Thermal Modeling of a Real-Time System
    Mohaqeqi, Morteza
    Kargahi, Mehdi
    Movaghar, Ali
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (06) : 1377 - 1391
  • [24] Fast full-chip MEEF simulations for mask and wafer metrology
    Tsai, CM
    Liu, HY
    Kroyan, A
    Shen, NW
    Wang, YT
    22ND ANNUAL BACUS SYMPOSIUM ON PHOTOMASK TECHNOLOGY, PTS 1 AND 2, 2002, 4889 : 887 - 895
  • [25] A Fast Leakage-Aware Green's-Function-Based Thermal Simulator for 3-D Chips
    Sultan, Hameedah
    Sarangi, Smruti R.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (11) : 2342 - 2355
  • [26] Fast Full-Chip Parametric Thermal Analysis Based on Enhanced Physics Enforced Neural Networks
    Chen, Liang
    Lu, Jincong
    Jin, Wentian
    Tan, Sheldon X. -D.
    2023 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2023,
  • [27] Machine Learning Based Online Full-Chip Heatmap Estimation
    Sadiqbatcha, Sheriff
    Zhao, Yue
    Zhang, Jinwei
    Amrouch, Hussam
    Henkel, Joerg
    Tan, Sheldon X. -D.
    2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 229 - 234
  • [28] Practical method for full-chip optical proximity correction
    Chen, JF
    Laidig, T
    Wampler, KE
    Caldwell, R
    OPTICAL MICROLITHOGRAPHY X, 1997, 3051 : 790 - 803
  • [29] A New Electrothermally-Aware Methodology for Full-Chip Temperature Optimization
    Dong, Gang
    Leng, Peng
    Chai, Changchun
    Yang, Yintang
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1268 - +
  • [30] Full-chip analysis method of ESD protection network
    Hayashi, S
    Minami, F
    Yamada, M
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 439 - 444