Critical pattern selection method for full-chip source and mask optimization

被引:19
|
作者
Liao, Lufeng [1 ,2 ]
Li, Sikun [1 ,2 ]
Wang, Xiangzhao [1 ,2 ]
Zhang, Libin [2 ,3 ]
Gao, Pengzheng [2 ,3 ]
Wei, Yayi [2 ,3 ]
Shi, Weijie [4 ]
机构
[1] Chinese Acad Sci, Shanghai Inst Opt & Fine Mech, Lab Informat Opt & Optoelect Technol, Shanghai 201800, Peoples R China
[2] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100049, Peoples R China
[3] Chinese Acad Sci, Integrated Circuit Adv Proc Ctr, Inst Microelect, Beijing 100029, Peoples R China
[4] Dongfang Jingyuan Electron Ltd, Beijing 100176, Peoples R China
来源
OPTICS EXPRESS | 2020年 / 28卷 / 14期
基金
上海市自然科学基金;
关键词
EFFICIENT SOURCE;
D O I
10.1364/OE.396362
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Source and mask optimization (SMO) is one of the most important resolution enhancement techniques for integrated circuit manufacturing in 2X nm technology node and beyond. Nowadays full-chip SMO is alternatively realized by applying SMO to limited number of selected critical patterns instead of to full-chip area, since it is too computational expensive to be apply SMO in full-chip area directly. The critical patterns are selected by a pattern selection method which enables SMO in full-chip application by balancing the performance and computation consumption. A novel diffraction-based pattern selection method has been proposed in this paper. In this method, diffraction-signatures are sufficiently described with widths in eight selected directions. Coverage rules between the diffraction-signatures are specifically designed. Diffraction-signature grouping method and pattern selection strategy are proposed based on the diffraction-signatures and coverage rules. A series of simulations and comparisons performed using ASML's Tachyon software, which is one of the state of the art commercial SMO platforms, verify the validity of the proposed method. (C) 2020 Optical Society of America under the terms of the OSA Open Access Publishing Agreement
引用
收藏
页码:20748 / 20763
页数:16
相关论文
共 50 条
  • [31] Fast and accurate 3D mask model for full-chip OPC and verification
    Liu, Peng
    Cao, Yu
    Chen, Luoqi
    Chen, Guangqing
    Feng, Mu
    Jiang, Jiong
    Liu, Hua-Yu
    Suh, Sungsoo
    Lee, Sung-Woo
    Lee, Sukjoo
    OPTICAL MICROLITHOGRAPHY XX, PTS 1-3, 2007, 6520
  • [32] A New Electrothermally-Aware Methodology for Full-Chip Temperature Optimization
    Dong, Gang
    Leng, Peng
    Chai, Changchun
    Yang, Yintang
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1268 - +
  • [33] Full-chip pitch/pattern splitting for lithography and spacer double patterning technologies
    Chiou, Tsann-Bim
    Socha, Robert
    Kang, Ho-Young
    Chen, Alek C.
    Hsu, Stephen
    Chen, Hong
    Chen, Luoqi
    LITHOGRAPHY ASIA 2008, 2008, 7140
  • [34] Source Mask Optimization Methodology (SMO) & Application to Real Full Chip Optical Proximity Correction
    Zhang, DongQing
    Chua, GekSoon
    Foong, YeeMei
    Zou, Yi
    Hsu, Stephen
    Baron, Stanislas
    Feng, Mu
    Liu, Hua-Yu
    Li, Zhipan
    Jessy, Schramm
    Yun, Tang
    Babcock, Carl
    Choi, Byoung Il
    Stefan, Roling
    Navarra, Alessandra
    Fischer, Tanja
    Leschok, Andre
    Liu, Xiaofeng
    Shi, Weijie
    Qiu, Jianhong
    Dover, Russell
    OPTICAL MICROLITHOGRAPHY XXV, PTS 1AND 2, 2012, 8326
  • [35] E-beam writing time improvement for Inverse Lithography Technology mask for full-chip
    Xiao, Guangming
    Son, Dong Hwan
    Cecil, Tom
    Irby, Dave
    Kim, David
    Baik, Ki-Ho
    Kim, Byung-Gook
    Jung, SungGon
    Suh, Sung Soo
    Cho, Hanku
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XVII, 2010, 7748
  • [36] Optimization of Full-Chip Power Distribution Networks in 3D ICs
    Satomi, Yuuta
    Hachiya, Koutaro
    Kanamoto, Toshiki
    Kurokawa, Atsushi
    2018 3RD IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM), 2018, : 134 - 138
  • [37] Efficient Full-chip Mask 3D Model for Off-Axis Illumination
    Zhang, Hongbo
    Yan, Qiliang
    Zhang, Lin
    Croffie, Ebo
    Brooker, Peter
    Ren, Qian
    Fan, Yongfa
    PHOTOMASK TECHNOLOGY 2013, 2013, 8880
  • [38] Alternative to ILT method for high quality full-chip SRAF insertion
    Lutich, Andrey
    OPTICAL MICROLITHOGRAPHY XXVIII, 2015, 9426
  • [39] Application of the hybrid Hopkins-Abbe method in full-chip OPC
    Adam, Konstantinos
    Lam, Michael C.
    Cobb, Nick
    Toublan, Olivier
    MICROELECTRONIC ENGINEERING, 2009, 86 (4-6) : 492 - 496
  • [40] Rapid method to account for process variation in full-chip capacitance extraction
    Labun, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (06) : 941 - 951