A 10-b 2b/cycle 300MS/s SAR ADC with a Single Differential DAC in 40nm CMOS

被引:0
|
作者
Song, Jeonggoo [1 ]
Tang, Xiyuan [1 ]
Sun, Nan [1 ]
机构
[1] Univ Texas Austin, Austin, TX 78712 USA
基金
美国国家科学基金会;
关键词
2b/cycle SAR; high-speed SAR ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 2b/cycle hybrid successive-approximation-register (SAR) analog-to-digital-converter (ADC) architecture with only 1 differential capacitor-DAC (CDAC). Unlike prior multi-bit/cycle SAR works that make use of only the DAC differential mode (DM) voltage, the proposed architecture exploits both the DM and the common mode (CM). By using two degrees of freedom, the proposed ADC can generate 3 comparison levels needed for 2b/cycle without requiring extra DAC arrays. Eliminating extra DAC arrays reduces hardware cost, area, and power. The proposed SAR ADC takes advantage of lb/cycle conversion mode and sufficient redundancy to address problems of multi-bit/cycle conversions, such as unmatched comparator offsets, kickback noise, and comparator input CM voltage variation. Reconfiguration to lb/cycle is easily done by disabling the unneeded comparators for lb/cycle conversion. A 10b prototype ADC is fabricated in 40nm LP CMOS process. It achieves peak 8.5b ENOB at sampling frequency of 300MS/s and consumes 2.1mW, leading to a FoM of 19.3fJ/conv-step.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A 10-b 40-MS/s Pipeline ADC with a Novel Low-variation On-resistance CMOS Input Sampling Switch
    Jing, Xin
    Gao, Yun
    Huang, XiangHui
    2016 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C), 2016, : 515 - 518
  • [42] An 8-b 1.5 MS/s 2-bit Per Cycle SAR ADC with Parasitic Insensitive Single Capacitive Reference DAC
    Bhat, Kalpana G.
    Laxminidhi, Tonse
    Bhat, M. S.
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [43] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, 35 (04) : 142 - 149
  • [44] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    Lu Yuxiao
    Sun Lu
    Li Zhe
    Zhou Jianjun
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (04)
  • [45] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, (04) : 142 - 149
  • [46] A 4-mW 8-b 600-MS/s 2-b-per-cycle SAR ADC with a capacitive DAC
    Mei, Jian
    Xiang, Jixuan
    Chen, Huabin
    Ye, Fan
    Ren, Junyan
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [47] A 10-b 50-MS/s 820-μW SAR ADC With On-Chip Digital Calibration
    Yoshioka, Masato
    Ishikawa, Kiyoshi
    Takayama, Takeshi
    Tsukamoto, Sanroku
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2010, 4 (06) : 410 - 416
  • [48] A 10-b 120-MS/s 45 nm CMOS ADC using a re-configurable three-stage switched amplifier
    Kim, Young-Ju
    Lee, Seung-Hoon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 72 (01) : 75 - 87
  • [49] A 10-b 120-MS/s 45 nm CMOS ADC using a re-configurable three-stage switched amplifier
    Young-Ju Kim
    Seung-Hoon Lee
    Analog Integrated Circuits and Signal Processing, 2012, 72 : 75 - 87
  • [50] A 7-bit 40 MS/s single-ended asynchronous SAR ADC in 65 nm CMOS
    Xu, Ye
    Ytterdal, Trond
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (03) : 349 - 357