A 10-b 2b/cycle 300MS/s SAR ADC with a Single Differential DAC in 40nm CMOS

被引:0
|
作者
Song, Jeonggoo [1 ]
Tang, Xiyuan [1 ]
Sun, Nan [1 ]
机构
[1] Univ Texas Austin, Austin, TX 78712 USA
基金
美国国家科学基金会;
关键词
2b/cycle SAR; high-speed SAR ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 2b/cycle hybrid successive-approximation-register (SAR) analog-to-digital-converter (ADC) architecture with only 1 differential capacitor-DAC (CDAC). Unlike prior multi-bit/cycle SAR works that make use of only the DAC differential mode (DM) voltage, the proposed architecture exploits both the DM and the common mode (CM). By using two degrees of freedom, the proposed ADC can generate 3 comparison levels needed for 2b/cycle without requiring extra DAC arrays. Eliminating extra DAC arrays reduces hardware cost, area, and power. The proposed SAR ADC takes advantage of lb/cycle conversion mode and sufficient redundancy to address problems of multi-bit/cycle conversions, such as unmatched comparator offsets, kickback noise, and comparator input CM voltage variation. Reconfiguration to lb/cycle is easily done by disabling the unneeded comparators for lb/cycle conversion. A 10b prototype ADC is fabricated in 40nm LP CMOS process. It achieves peak 8.5b ENOB at sampling frequency of 300MS/s and consumes 2.1mW, leading to a FoM of 19.3fJ/conv-step.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A 14-bit 40-MS/s Split-DAC based SAR ADC in 65 nm CMOS
    Liang, Wenjie
    Duan, Quanzhen
    MICROELECTRONICS JOURNAL, 2022, 123
  • [32] A 10-b, 500-MSample/s CMOS DAC in 0.6 mm2
    Lin, CH
    Bult, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) : 1948 - 1958
  • [33] 10-b, 500-MSample/s CMOS DAC in 0.6 mm2
    Broadcom Corp, Irvine, United States
    IEEE J Solid State Circuits, 12 (1948-1958):
  • [34] A 10-bit 150MS/s SAR ADC with Parallel Segmented DAC in 65nm CMOS
    Wang, Xiaoyang
    Li, Qiang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 309 - 312
  • [35] A 10b 400MS/s 2x-Time-Interleaved 2-Then-lb/Cycle SAR ADC in 90nm CMOS
    Lin, Wei-Chung
    Chang, Yung-Chi
    Chung, Yung-Hui
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [36] An 8-bit 80MS/s 2b/cycle SAR ADC for Sensor Application
    Zhang, Lei
    Lou, Wenzhong
    Gao, Yige
    2018 12TH INTERNATIONAL SYMPOSIUM ON ANTENNAS, PROPAGATION AND ELECTROMAGNETIC THEORY (ISAPE), 2018,
  • [37] A 10 b 50 MS/s two-stage pipelined SAR ADC in 1 8 0 nm CMOS
    Shen Yi
    Liu Shubin
    Zhu Zhangming
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (06)
  • [38] A 550-μW 10-b 40-MS/s SAR ADC With Multistep Addition-Only Digital Error Correction
    Cho, Sang-Hyun
    Lee, Chang-Kyo
    Kwon, Jong-Kee
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) : 1881 - 1892
  • [39] An area optimized 2.5-V 10-b 200-MS/s 200-μA CMOS DAC
    Nejati, Babak
    Larson, Lawrence
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 161 - 164
  • [40] An embedded 240-mW 10-b 50-MS/s CMOS ADC in 1-mm(2)
    Bult, K
    Buchwald, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (12) : 1887 - 1895