A 10-b 2b/cycle 300MS/s SAR ADC with a Single Differential DAC in 40nm CMOS

被引:0
|
作者
Song, Jeonggoo [1 ]
Tang, Xiyuan [1 ]
Sun, Nan [1 ]
机构
[1] Univ Texas Austin, Austin, TX 78712 USA
基金
美国国家科学基金会;
关键词
2b/cycle SAR; high-speed SAR ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 2b/cycle hybrid successive-approximation-register (SAR) analog-to-digital-converter (ADC) architecture with only 1 differential capacitor-DAC (CDAC). Unlike prior multi-bit/cycle SAR works that make use of only the DAC differential mode (DM) voltage, the proposed architecture exploits both the DM and the common mode (CM). By using two degrees of freedom, the proposed ADC can generate 3 comparison levels needed for 2b/cycle without requiring extra DAC arrays. Eliminating extra DAC arrays reduces hardware cost, area, and power. The proposed SAR ADC takes advantage of lb/cycle conversion mode and sufficient redundancy to address problems of multi-bit/cycle conversions, such as unmatched comparator offsets, kickback noise, and comparator input CM voltage variation. Reconfiguration to lb/cycle is easily done by disabling the unneeded comparators for lb/cycle conversion. A 10b prototype ADC is fabricated in 40nm LP CMOS process. It achieves peak 8.5b ENOB at sampling frequency of 300MS/s and consumes 2.1mW, leading to a FoM of 19.3fJ/conv-step.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] An 8-b 400-MS/s 2-b-Per-Cycle SAR ADC With Resistive DAC
    Wei, Hegong
    Chan, Chi-Hang
    Chio, U-Fat
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    Maloberti, Franco
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2763 - 2772
  • [22] A 12 bit 150 MS/s 1.5 mW SAR ADC with Adaptive Radix DAC in 40 nm CMOS
    Chang, Kwuang-Han
    Hsieh, Chih-Cheng
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 157 - 160
  • [23] A Decision-Error-Tolerant 45 nm CMOS 7b 1 GS/s Nonbinary 2b/Cycle SAR ADC
    Hong, Hyeok-Ki
    Kim, Wan
    Kang, Hyun-Wook
    Park, Sun-Jae
    Choi, Michael
    Park, Ho-Jin
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (02) : 543 - 555
  • [24] A 10-bit 300-MS/s asynchronous SAR ADC with strategy of optimizing settling time for capacitive DAC in 65 nm CMOS
    Liang, Yuhua
    Zhu, Zhangming
    Ding, Ruixue
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 988 - 995
  • [25] A 400-MS/s 10-b 2-b/Step SAR ADC With 52-dB SNDR and 5.61-mW Power Dissipation in 65-nm CMOS
    Liu, Qing
    Shu, Wei
    Chang, Joseph S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3444 - 3454
  • [26] A 5-GS/s 10-b 76-mW Time-Interleaved SAR ADC in 28 nm CMOS
    Fang, Jie
    Thirunakkarasu, Shankar
    Yu, Xuefeng
    Silva-Rivas, Fabian
    Zhang, Chaoming
    Singor, Frank
    Abraham, Jacob
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (07) : 1673 - 1683
  • [27] An 8-b 2b/cycle Asynchronous SAR ADC with Capacitive Divider Based RC-DAC
    Xiong, Jiu
    Ren, Jiajun
    Liu, Jin
    2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 762 - 765
  • [28] A 10b 160-MS/s Domino-SAR ADC in 90nm CMOS
    Chung, Yung-Hui
    Yeh, Hsuan-Chih
    Chang, Che-Wei
    2018 7TH IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2018, : 76 - 77
  • [29] A 7b 400 MS/s pipelined SAR ADC in 65 nm CMOS
    Ding, Ruixue
    Dang, Li
    Lin, Hanchao
    Sun, Depeng
    Liu, Shubin
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2020, 95
  • [30] A 1.4mW 8b 350MS/s Loop-Unrolled SAR ADC with Background Offset Calibration in 40nm CMOS
    Ragab, Kareem
    Sun, Nan
    ESSCIRC CONFERENCE 2016, 2016, : 417 - 420