A 10-b 2b/cycle 300MS/s SAR ADC with a Single Differential DAC in 40nm CMOS

被引:0
|
作者
Song, Jeonggoo [1 ]
Tang, Xiyuan [1 ]
Sun, Nan [1 ]
机构
[1] Univ Texas Austin, Austin, TX 78712 USA
基金
美国国家科学基金会;
关键词
2b/cycle SAR; high-speed SAR ADC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 2b/cycle hybrid successive-approximation-register (SAR) analog-to-digital-converter (ADC) architecture with only 1 differential capacitor-DAC (CDAC). Unlike prior multi-bit/cycle SAR works that make use of only the DAC differential mode (DM) voltage, the proposed architecture exploits both the DM and the common mode (CM). By using two degrees of freedom, the proposed ADC can generate 3 comparison levels needed for 2b/cycle without requiring extra DAC arrays. Eliminating extra DAC arrays reduces hardware cost, area, and power. The proposed SAR ADC takes advantage of lb/cycle conversion mode and sufficient redundancy to address problems of multi-bit/cycle conversions, such as unmatched comparator offsets, kickback noise, and comparator input CM voltage variation. Reconfiguration to lb/cycle is easily done by disabling the unneeded comparators for lb/cycle conversion. A 10b prototype ADC is fabricated in 40nm LP CMOS process. It achieves peak 8.5b ENOB at sampling frequency of 300MS/s and consumes 2.1mW, leading to a FoM of 19.3fJ/conv-step.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A 10-b 750μW 200MS/s Fully Dynamic Single-Channel SAR ADC in 40nm CMOS
    Tang, Xiyuan
    Chen, Long
    Song, Jeonggoo
    Sun, Nan
    ESSCIRC CONFERENCE 2016, 2016, : 413 - 416
  • [2] A 10b 200MS/s 0.82mW SAR ADC in 40nm CMOS
    Huang, Guan-Ying
    Chang, Soon-Jyh
    Lin, Ying-Zu
    Liu, Chun-Cheng
    Huang, Chun-Po
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 289 - 292
  • [3] A 10-bit 100-MS/s 2b/cycle-Assisted SAR ADC in 180nm CMOS
    Chung, Yung-Hui
    Tseng, Hua-Wei
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [4] A 9.08 ENOB 10b 400MS/s Subranging SAR ADC with Subsetted CDAC and PDAS in 40nm CMOS
    Yu, Qiang
    Zhou, Xiong
    Hu, Kefeng
    Huang, Zijian
    Chen, Haiwen
    Si, Xin
    Yang, Jinda
    Li, Qiang
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 391 - 394
  • [5] 8 b 10 MS/s differential SAR ADC in 28 nm CMOS for precise energy measurement
    Kaczmarczyk, P.
    Kmon, P.
    JOURNAL OF INSTRUMENTATION, 2022, 17 (03):
  • [6] A 400-MS/s 10-b 8 interleaved SAR ADC in 0.13 um CMOS
    Zhu, Xiaoge
    Zhou, Lei
    Wu, Danyu
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [7] A 10-b, 300-MS/s Power DAC with 6-Vpp Differential Swing
    Mehrjoo, Mohammad S.
    Buckwalter, James F.
    2013 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2013, : 163 - 166
  • [8] A 8-b 1GS/s 2b/cycle SAR ADC in 28-nm CMOS
    Ma, Song
    Liu, Liyuan
    Liu, Jian
    Wu, Nanjian
    2019 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2019), 2019, : 21 - 24
  • [9] A Novel 10bit 90MS/s 2b/cycle SAR ADC
    Wu, Hualing
    Meng, Qiao
    Zhi, Hao
    2013 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2013, : 521 - 524
  • [10] A 40nm CMOS 12b 200MS/s Single-amplifier Dual-residue Pipelined-SAR ADC
    Seo, Min-Jae
    Kim, Ye-Dam
    Chung, Jae-Hyun
    Ryu, Seung-Tak
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C72 - C73