The effect of high-K gate dielectrics on deep submicrometer CMOS device and circuit performance

被引:66
|
作者
Mohapatra, NR [1 ]
Desai, MP
Narendra, SG
Rao, VR
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
[2] Intel Corp, Microproc Res Lab, Hillsboro, OR 97124 USA
关键词
circuit simulation; fringing field; gate insulator; high-K dielectric; Monte Carlo methods and leakage current; MOSFETs; short channel effect;
D O I
10.1109/16.998591
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The potential impact of high permittivity gate dielectrics on device short channel and circuit performance is studied over a wide range of dielectric permittivities (K-gate,) using two-dimensional (2-D) device and Monte Carlo simulations. The gate-to-channel capacitance and parasitic fringe capacitances are extracted using a highly accurate three-dimensional (3-D) capacitance extractor. It is observed that there is a decrease in parasitic outer fringe capacitance and gate-to-channel capacitance in addition to an increase in internal fringe capacitance, when the conventional silicon dioxide is replaced by a high-K gate dielectric. The lower parasitic outer fringe capacitance is beneficial for the circuit performance, while the increase in internal fringe capacitance and the decrease in the gate-to-channel capacitance will degrade the short channel performance contributing to higher DIBL, drain leakage, and lower noise margin. It is shown that using low-K gate sidewalls with high-K gate insulators can decrease the fringing-induced barrier lowering. Also, from the circuit point of view, for the 70-nm technology generation, the presence of an optimum K-gate for different target subthreshold leakage currents has been identified.
引用
收藏
页码:826 / 831
页数:6
相关论文
共 50 条
  • [1] Impact of high-k gate dielectrics on the device and circuit performance of nanoscale FinFETs
    Manoj, C. R.
    Rao, V. Ramgopal
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (04) : 295 - 297
  • [2] The effect of high-k gate dielectrics on device and circuit performances of a junctionless transistor
    Baruah, Ratul Kumar
    Paily, Roy P.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (02) : 492 - 499
  • [3] The effect of high-k gate dielectrics on device and circuit performances of a junctionless transistor
    Ratul Kumar Baruah
    Roy P. Paily
    Journal of Computational Electronics, 2015, 14 : 492 - 499
  • [4] Sub-100 nm CMOS circuit performance with high-K gate dielectrics
    Mohapatra, NR
    Dutta, A
    Sridhar, G
    Desai, MP
    Rao, VR
    MICROELECTRONICS RELIABILITY, 2001, 41 (07) : 1045 - 1048
  • [5] High-k gate dielectrics for scaled CMOS technology
    Ma, TP
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 297 - 302
  • [6] Influence of metal gate materials and processing on planar CMOS device characteristics with high-k gate dielectrics
    Majhi, P
    Young, C
    Bersuker, G
    Wen, HC
    Brown, GA
    Foran, B
    Choi, R
    Zeitzoff, PM
    Huff, HR
    ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 185 - 188
  • [7] Subthreshold performance of gate engineered FinFET devices and circuit with high-k dielectrics
    Nirmal, D.
    Vijayakumar, P.
    Thomas, Divya Mary
    Jebalin, Binola K.
    Mohankumar, N.
    MICROELECTRONICS RELIABILITY, 2013, 53 (03) : 499 - 504
  • [8] Introduction of crystalline high-k gate dielectrics in a CMOS process
    Gottlob, HDB
    Lemme, MC
    Mollenhauer, T
    Wahlbrink, T
    Efavi, JK
    Kurz, H
    Stefanov, Y
    Haberle, K
    Komaragiri, R
    Ruland, T
    Zaunert, F
    Schwalke, U
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 2005, 351 (21-23) : 1885 - 1889
  • [9] High-K gate dielectrics
    Qi, WJ
    Lee, BH
    Nieh, R
    Kang, LG
    Jeon, Y
    Onishi, K
    Lee, JC
    MICROELECTRONIC DEVICE TECHNOLOGY III, 1999, 3881 : 24 - 32
  • [10] Performance of current mirror with high-k gate dielectrics
    Crupi, F.
    Magnone, P.
    Pugliese, A.
    Cappuccino, G.
    MICROELECTRONIC ENGINEERING, 2008, 85 (02) : 284 - 288