The effect of high-K gate dielectrics on deep submicrometer CMOS device and circuit performance

被引:66
|
作者
Mohapatra, NR [1 ]
Desai, MP
Narendra, SG
Rao, VR
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
[2] Intel Corp, Microproc Res Lab, Hillsboro, OR 97124 USA
关键词
circuit simulation; fringing field; gate insulator; high-K dielectric; Monte Carlo methods and leakage current; MOSFETs; short channel effect;
D O I
10.1109/16.998591
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The potential impact of high permittivity gate dielectrics on device short channel and circuit performance is studied over a wide range of dielectric permittivities (K-gate,) using two-dimensional (2-D) device and Monte Carlo simulations. The gate-to-channel capacitance and parasitic fringe capacitances are extracted using a highly accurate three-dimensional (3-D) capacitance extractor. It is observed that there is a decrease in parasitic outer fringe capacitance and gate-to-channel capacitance in addition to an increase in internal fringe capacitance, when the conventional silicon dioxide is replaced by a high-K gate dielectric. The lower parasitic outer fringe capacitance is beneficial for the circuit performance, while the increase in internal fringe capacitance and the decrease in the gate-to-channel capacitance will degrade the short channel performance contributing to higher DIBL, drain leakage, and lower noise margin. It is shown that using low-K gate sidewalls with high-K gate insulators can decrease the fringing-induced barrier lowering. Also, from the circuit point of view, for the 70-nm technology generation, the presence of an optimum K-gate for different target subthreshold leakage currents has been identified.
引用
收藏
页码:826 / 831
页数:6
相关论文
共 50 条
  • [31] Impacts of high-k gate dielectrics and low temperature on the performance of nanoscale CNTFETs
    Djamil, Rechem
    Aicha, Khial
    Cherifa, Azizi
    Djeffal, Faycal
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (04) : 1308 - 1315
  • [32] Achievements and challenges for the electrical performance of MOSFET's with high-k gate dielectrics
    Groeseneken, G
    Pantisano, L
    Ragnarsson, LÅ
    Degraeve, R
    Houssa, M
    Kauerauf, T
    Roussel, P
    De Gendt, S
    Heyns, M
    IPFA 2004: PROCEEDINGS OF THE 11TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2004, : 147 - 155
  • [33] Implementation of high-k gate dielectrics - A status update
    Applied Materials Japan, Inc.; et al.; Japan Electronics and Information Technology Industries Association (JEITA); Japan Society of Applied Physics (JSAP); JSAP Silicon Technology Division; JSAP Thin Film and Surface Physics Division (Institute of Electrical and Electronics Engineers Inc., United States):
  • [34] The current conduction issues in high-k gate dielectrics
    Wong, Hei
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 31 - 36
  • [35] Ge volatilization products in high-k gate dielectrics
    Golias, E.
    Tsetseris, L.
    Dimoulas, A.
    Pantelides, S. T.
    MICROELECTRONIC ENGINEERING, 2011, 88 (04) : 427 - 430
  • [36] Chemical and physical limits on the performance of metal silicate high-k gate dielectrics
    Lucovsky, G
    Rayner, GB
    Johnson, RS
    MICROELECTRONICS RELIABILITY, 2001, 41 (07) : 937 - 945
  • [37] Extraction of the capacitance of ultrathin high-K gate dielectrics
    Kar, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (10) : 2112 - 2119
  • [38] Impacts of high-k gate dielectrics and low temperature on the performance of nanoscale CNTFETs
    Rechem Djamil
    Khial Aicha
    Azizi Cherifa
    Fayçal Djeffal
    Journal of Computational Electronics, 2016, 15 : 1308 - 1315
  • [39] Interface control of high-k gate dielectrics on Ge
    Caymax, M.
    Houssa, M.
    Pourtois, G.
    Bellenger, F.
    Martens, K.
    Delabie, A.
    Van Elshocht, S.
    APPLIED SURFACE SCIENCE, 2008, 254 (19) : 6094 - 6099
  • [40] Band engineering in the high-k dielectrics gate stacks
    Wang, S. J.
    Dong, Y. F.
    Feng, Y. P.
    Huan, A. C. H.
    MICROELECTRONIC ENGINEERING, 2007, 84 (9-10) : 2332 - 2335