The effect of high-K gate dielectrics on deep submicrometer CMOS device and circuit performance

被引:66
|
作者
Mohapatra, NR [1 ]
Desai, MP
Narendra, SG
Rao, VR
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
[2] Intel Corp, Microproc Res Lab, Hillsboro, OR 97124 USA
关键词
circuit simulation; fringing field; gate insulator; high-K dielectric; Monte Carlo methods and leakage current; MOSFETs; short channel effect;
D O I
10.1109/16.998591
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The potential impact of high permittivity gate dielectrics on device short channel and circuit performance is studied over a wide range of dielectric permittivities (K-gate,) using two-dimensional (2-D) device and Monte Carlo simulations. The gate-to-channel capacitance and parasitic fringe capacitances are extracted using a highly accurate three-dimensional (3-D) capacitance extractor. It is observed that there is a decrease in parasitic outer fringe capacitance and gate-to-channel capacitance in addition to an increase in internal fringe capacitance, when the conventional silicon dioxide is replaced by a high-K gate dielectric. The lower parasitic outer fringe capacitance is beneficial for the circuit performance, while the increase in internal fringe capacitance and the decrease in the gate-to-channel capacitance will degrade the short channel performance contributing to higher DIBL, drain leakage, and lower noise margin. It is shown that using low-K gate sidewalls with high-K gate insulators can decrease the fringing-induced barrier lowering. Also, from the circuit point of view, for the 70-nm technology generation, the presence of an optimum K-gate for different target subthreshold leakage currents has been identified.
引用
收藏
页码:826 / 831
页数:6
相关论文
共 50 条
  • [41] High-k dielectrics for use as ISFET gate oxides
    van der Wal, PD
    Briand, D
    Mondin, G
    Jenny, S
    Jeanneret, S
    Millon, C
    Roussel, H
    Dubourdieu, C
    de Rooij, NF
    PROCEEDINGS OF THE IEEE SENSORS 2004, VOLS 1-3, 2004, : 677 - 680
  • [42] Identifying the most promising high-k gate dielectrics
    Wallace, R.M.
    Wilk, G.D.
    2001, Cahners Publishing Co. Inc. (24)
  • [43] The Effect of Gate Stack and High-K Spacer on Device Performance of a Junctionless GAA FinFET
    Kumar, Bhavya
    Kumar, Ajay
    Chaujar, Rishu
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 159 - 163
  • [44] Soft breakdown phenomena in high-K gate dielectrics
    Satake, H
    PHYSICS AND TECHNOLOGY OF HIGH-K GATE DIELECTRICS II, 2004, 2003 (22): : 307 - 318
  • [45] Electrical characterization of high-k gate dielectrics on semiconductors
    Ma, T. P.
    APPLIED SURFACE SCIENCE, 2008, 255 (03) : 672 - 675
  • [46] Selective wet etching of high-k gate dielectrics
    Christenson, K
    Schwab, B
    Wagener, T
    Rosengren, B
    Riley, D
    Barnett, J
    ULTRA CLEAN PROCESSING OF SILICON SURFACES V, 2003, 92 : 129 - 132
  • [47] CMOS integration of epitaxial Gd2O3 high-k gate dielectrics
    Gottlob, H. D. B.
    Echtermeyer, T.
    Mollenhauer, T.
    Efavi, J. K.
    Schmidt, M.
    Wahlbrink, T.
    Lemme, M. C.
    Kurz, H.
    Czernohorsky, M.
    Bugiel, E.
    Osten, H. -J
    Fissel, A.
    SOLID-STATE ELECTRONICS, 2006, 50 (06) : 979 - 985
  • [48] Challenges in Atomic-Scale Characterization of High-k Dielectrics and Metal Gate Electrodes for Advanced CMOS Gate Stacks
    Zhu, Xinhua
    Zhu, Jian-min
    Li, Aidong
    Liu, Zhiguo
    Ming, Naiben
    JOURNAL OF MATERIALS SCIENCE & TECHNOLOGY, 2009, 25 (03) : 289 - 313
  • [49] Analysis of gate currents through high-K dielectrics using a Monte Carlo device simulator
    Ohkura, Y
    Suzuki, C
    Amakawa, H
    Nishi, K
    2003 IEEE INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2003, : 67 - 70