The effect of high-K gate dielectrics on deep submicrometer CMOS device and circuit performance

被引:66
|
作者
Mohapatra, NR [1 ]
Desai, MP
Narendra, SG
Rao, VR
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
[2] Intel Corp, Microproc Res Lab, Hillsboro, OR 97124 USA
关键词
circuit simulation; fringing field; gate insulator; high-K dielectric; Monte Carlo methods and leakage current; MOSFETs; short channel effect;
D O I
10.1109/16.998591
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The potential impact of high permittivity gate dielectrics on device short channel and circuit performance is studied over a wide range of dielectric permittivities (K-gate,) using two-dimensional (2-D) device and Monte Carlo simulations. The gate-to-channel capacitance and parasitic fringe capacitances are extracted using a highly accurate three-dimensional (3-D) capacitance extractor. It is observed that there is a decrease in parasitic outer fringe capacitance and gate-to-channel capacitance in addition to an increase in internal fringe capacitance, when the conventional silicon dioxide is replaced by a high-K gate dielectric. The lower parasitic outer fringe capacitance is beneficial for the circuit performance, while the increase in internal fringe capacitance and the decrease in the gate-to-channel capacitance will degrade the short channel performance contributing to higher DIBL, drain leakage, and lower noise margin. It is shown that using low-K gate sidewalls with high-K gate insulators can decrease the fringing-induced barrier lowering. Also, from the circuit point of view, for the 70-nm technology generation, the presence of an optimum K-gate for different target subthreshold leakage currents has been identified.
引用
收藏
页码:826 / 831
页数:6
相关论文
共 50 条
  • [21] Nanoscale and device level reliability of high-k dielectrics based CMOS nanodevices
    Aguilera, L.
    2007 Spanish Conference on Electron Devices, Proceedings, 2007, : 162 - 164
  • [22] The search continues for high-k gate dielectrics
    Demmin, JC
    SOLID STATE TECHNOLOGY, 2001, 44 (02) : 46 - +
  • [23] Metal gate and high-k gate dielectrics for sub 50 nm high performance MOSFETs
    Park, Hokyung
    Hasan, Musarrat
    Jo, Minseok
    Hwang, Hyunsang
    ELECTRONIC MATERIALS LETTERS, 2007, 3 (02) : 75 - 85
  • [24] Process technology - Gate dielectrics - SiON and high-k dielectrics
    Martin, F.
    Lee, J.
    Technical Digest - International Electron Devices Meeting, 2000,
  • [25] Electrical characterization of high-k gate dielectrics
    Ma, TP
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 361 - 365
  • [26] Opportunities and challenges for high-k gate dielectrics
    Ma, TP
    IPFA 2004: PROCEEDINGS OF THE 11TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2004, : 1 - 4
  • [27] Materials science-based device performance engineering for metal gate high-k CMOS
    Toriumi, A.
    Kita, K.
    Tomida, K.
    Zhao, Y.
    Widiez, J.
    Nabatame, T.
    Ota, H.
    Hirose, M.
    2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 53 - +
  • [28] High performance FDSOI CMOS technology with metal gate and high-k
    Doris, B. (dorisb@us.ibm.com), 2005, (Institute of Electrical and Electronics Engineers Inc.):
  • [29] High performance FDSOI CMOS technology with metal gate and high-k
    Doris, B
    Kim, YH
    Linder, BP
    Steen, M
    Narayanan, V
    Boyd, D
    Rubino, J
    Chang, L
    Sleight, J
    Topol, A
    Sikorski, E
    Shi, L
    Wong, K
    Babich, K
    Zhang, Y
    Kirsch, P
    Newbury, J
    Walker, GF
    Carruthers, R
    D'Emic, C
    Kozlowski, P
    Jammy, R
    Guarini, KW
    Leong, M
    2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 214 - 215
  • [30] Accurate modeling of gate capacitance in deep submicron MOSFETs with high-K gate-dielectrics
    Hakim, MMA
    Haque, A
    SOLID-STATE ELECTRONICS, 2004, 48 (07) : 1095 - 1100