Formal estimation of worst-case communication latency in a Network-on-chip

被引:1
|
作者
Palaniveloo, Vinitha Arakkonam [1 ]
Sowmya, Arcot [1 ]
机构
[1] UNSW, Sch Comp Sci & Engn, Sydney, NSW, Australia
来源
2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI) | 2012年
关键词
network on chip; model checking; formal methods; worst-case latency;
D O I
10.1109/ISVLSI.2012.31
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network on a Chip (NoC) is an on-chip communication infrastructure implemented using routers similar to a computer network. NoC is used to design complex systems-on-chip (SoCs) for applications that expect quality-of-service (QoS) guarantee, which depends on the application traffic characteristics, timing constraints, NoC router architecture and communication paradigm. There are several QoS metrics such as data-integrity, latency and throughput, however, in this paper we measure latency upper bound (i.e., worst-case communication latency) as it provides insight on QoS guarantee of the system. We present a formal framework for evaluating worst-case end-to-end latency of packets in an on-chip network, which is obtained by systematic abstraction of an earlier formal modeling and verification framework to verify large NoC designs. Worst case communication latencies of the packets are measured for uniform traffic scenarios at different uniform packet injection rates.
引用
收藏
页码:15 / 20
页数:6
相关论文
共 50 条
  • [21] Testing network-on-chip communication fabrics
    Grecu, Cristian
    Ivanov, Andre
    Saleh, Resve
    Pande, Partha P.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (12) : 2201 - 2214
  • [22] Network Compression: Worst-Case Analysis
    Asnani, Himanshu
    Shomorony, Ilan
    Avestimehr, A. Salman
    Weissman, Tsachy
    2013 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY PROCEEDINGS (ISIT), 2013, : 196 - +
  • [23] Communication analysis for network-on-chip design
    Siebenborn, A
    Bringmann, O
    Rosenstiel, W
    INTERNATIONAL CONFERENCE ON PARALLEL COMPUTING IN ELECTRICAL ENGINEERING, 2004, : 315 - 320
  • [24] AERGIA: A NETWORK-ON-CHIP EXPLOITING PACKET LATENCY SLACK
    Das, Reetuparna
    Mutlu, Onur
    Moscibroda, Thomas
    Das, Chita R.
    IEEE MICRO, 2011, 31 (01) : 29 - 41
  • [25] Low-latency Mapping Algorithm for Network-on-Chip
    Cao, Qinping
    Qin, Huabiao
    Chen, Wu
    Yi, Sijun
    2017 INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS, ELECTRONICS AND CONTROL (ICCSEC), 2017, : 1203 - 1206
  • [26] A Compression Router for Low-Latency Network-on-Chip
    Niwa, Naoya
    Shikama, Yoshiya
    Amano, Hideharu
    Koibuchi, Michihiro
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2023, E106D (02) : 170 - 180
  • [27] Formal Worst-Case Analysis of Crosstalk Noise in Mesh-Based Optical Networks-on-Chip
    Xie, Yiyuan
    Nikdast, Mahdi
    Xu, Jiang
    Wu, Xiaowen
    Zhang, Wei
    Ye, Yaoyao
    Wang, Xuan
    Wang, Zhehui
    Liu, Weichen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (10) : 1823 - 1836
  • [28] Providing Worst-Case Latency Guarantees With Collaborative Edge Servers
    He, Xingqiu
    Wang, Sheng
    Wang, Xiong
    IEEE TRANSACTIONS ON MOBILE COMPUTING, 2023, 22 (05) : 2955 - 2971
  • [29] Applying Network Calculus for Worst-case Delay Bound Analysis in On-chip Networks
    Qian, Yue
    Lu, Zhonghai
    Dou, Wenhua
    DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 113 - 118
  • [30] WORST-CASE DELAY ESTIMATION OF TRANSISTOR GROUPS
    GAIOTTI, S
    DAGENAIS, MR
    RUMIN, NC
    26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 491 - 496