Formal estimation of worst-case communication latency in a Network-on-chip

被引:1
|
作者
Palaniveloo, Vinitha Arakkonam [1 ]
Sowmya, Arcot [1 ]
机构
[1] UNSW, Sch Comp Sci & Engn, Sydney, NSW, Australia
来源
2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI) | 2012年
关键词
network on chip; model checking; formal methods; worst-case latency;
D O I
10.1109/ISVLSI.2012.31
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network on a Chip (NoC) is an on-chip communication infrastructure implemented using routers similar to a computer network. NoC is used to design complex systems-on-chip (SoCs) for applications that expect quality-of-service (QoS) guarantee, which depends on the application traffic characteristics, timing constraints, NoC router architecture and communication paradigm. There are several QoS metrics such as data-integrity, latency and throughput, however, in this paper we measure latency upper bound (i.e., worst-case communication latency) as it provides insight on QoS guarantee of the system. We present a formal framework for evaluating worst-case end-to-end latency of packets in an on-chip network, which is obtained by systematic abstraction of an earlier formal modeling and verification framework to verify large NoC designs. Worst case communication latencies of the packets are measured for uniform traffic scenarios at different uniform packet injection rates.
引用
收藏
页码:15 / 20
页数:6
相关论文
共 50 条
  • [11] A Case for Low-Latency Network-on-Chip using Compression Routers
    Niwa, Naoya
    Shikama, Yoshiya
    Amano, Hideharu
    Koibuchi, Michihiro
    2021 29TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING (PDP 2021), 2021, : 134 - 142
  • [12] Worst-case randomized interactive communication
    Mercier, H
    McKenzie, P
    Wolf, S
    2005 IEEE International Symposium on Information Theory (ISIT), Vols 1 and 2, 2005, : 430 - 434
  • [13] A method for latency/bandwidth guarantees in Network-on-Chip
    Lin, Shijun
    Su, Li
    Su, Haibo
    Zhou, Guofei
    Jin, Depeng
    Zeng, Lieguang
    2008 8TH INTERNATIONAL CONFERENCE ON APPLICATION OF CONCURRENCY TO SYSTEM DESIGN, PROCEEDINGS, 2008, : 148 - 153
  • [14] Average and Worst-Case Latency Improvements in Mixed-Criticality Wormhole Networks-on-Chip
    Indrusiak, Leandro Soares
    Harbin, James
    Burns, Alan
    PROCEEDINGS OF THE 2015 27TH EUROMICRO CONFERENCE ON REAL-TIME SYSTEMS (ECRTS 2015), 2015, : 47 - 56
  • [15] Worst-case latency of broadcast in intermittently connected networks
    Asplund, Mikael
    Nadjm-Tehrani, Simin
    INTERNATIONAL JOURNAL OF AD HOC AND UBIQUITOUS COMPUTING, 2012, 11 (2-3) : 125 - 138
  • [16] Worst-Case Noise Area Prediction of On-Chip Power Distribution Network
    Zhang, Xiang
    Lu, Jingwei
    Liu, Yang
    Cheng, Chung-Kuan
    2014 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2014,
  • [17] Extended Worst-Case OSNR Searching Algorithm for Optical Network-on-Chip Using a Semi-Greedy Heuristic With Adaptive Scan Range
    Kim, Yong Wook
    Lee, Jae Hoon
    Han, Tae Hee
    IEEE ACCESS, 2020, 8 : 125863 - 125873
  • [18] Using network calculus on worst-case latency analysis for TTEthernet in preemption transmission mode
    Zhou, Xuan
    He, Feng
    Wang, Tong
    2016 10TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ICSPCS), 2016,
  • [19] Worst-Case Communication Time Analysis of Networks-on-Chip with Shared Virtual Channels
    Rambo, Eberle A.
    Ernst, Rolf
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 537 - 542
  • [20] Worst-Case Cause-Effect Reaction Latency in Systems with Non-Blocking Communication
    Abdullah, Jakaria
    Dai, Gaoyang
    Yi, Wang
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 1625 - 1630