Formal estimation of worst-case communication latency in a Network-on-chip

被引:1
|
作者
Palaniveloo, Vinitha Arakkonam [1 ]
Sowmya, Arcot [1 ]
机构
[1] UNSW, Sch Comp Sci & Engn, Sydney, NSW, Australia
来源
2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI) | 2012年
关键词
network on chip; model checking; formal methods; worst-case latency;
D O I
10.1109/ISVLSI.2012.31
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network on a Chip (NoC) is an on-chip communication infrastructure implemented using routers similar to a computer network. NoC is used to design complex systems-on-chip (SoCs) for applications that expect quality-of-service (QoS) guarantee, which depends on the application traffic characteristics, timing constraints, NoC router architecture and communication paradigm. There are several QoS metrics such as data-integrity, latency and throughput, however, in this paper we measure latency upper bound (i.e., worst-case communication latency) as it provides insight on QoS guarantee of the system. We present a formal framework for evaluating worst-case end-to-end latency of packets in an on-chip network, which is obtained by systematic abstraction of an earlier formal modeling and verification framework to verify large NoC designs. Worst case communication latencies of the packets are measured for uniform traffic scenarios at different uniform packet injection rates.
引用
收藏
页码:15 / 20
页数:6
相关论文
共 50 条
  • [31] Worst-case centre-frequency estimation
    McKilliam, Robby G.
    Clarkson, I. Vaughan L.
    Kilpatrick, Troy
    2023 IEEE RADAR CONFERENCE, RADARCONF23, 2023,
  • [32] Analysis of Worst-case Delay Bounds for Best-effort Communication in Wormhole Networks on Chip
    Qian, Yue
    Lu, Zhonghai
    Dou, Wenhua
    2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 44 - +
  • [33] Statistical Estimation for Total Communication Load in Application-Specific Network-on-Chip
    Jing, Naifeng
    Mao, Zhigang
    Zhu, Yongxin
    2009 INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS, PROCEEDINGS, 2009, : 109 - 114
  • [34] Power Distribution Network Worst-Case Power Noise and an Efficient Estimation Method
    Qian, Jiangyuan
    Pan, Shiji
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 2088 - 2093
  • [35] Hop-based Priority Scheduling to Improve Worst-Case Inter-Core Communication Latency
    Ding, Yiqiang
    Zhang, Wei
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC 2014), 2014, : 52 - 57
  • [36] Communication Power Optimization for Network-on-Chip Architectures
    Shin, Dongkun
    Kim, Jihong
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 165 - 176
  • [37] A Comprehensive and Accurate Latency Model for Network-on-Chip Performance Analysis
    Qian, Zhiliang
    Juan, Da-Cheng
    Bogdan, Paul
    Tsui, Chi-Ying
    Marculescu, Diana
    Marculescu, Radu
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 323 - 328
  • [38] Maximizing Switch Allocation Matching to Reduce Latency in Network-on-Chip
    Katta, Monika
    Ramesh, T. K.
    2021 IEEE 3RD PHD COLLOQUIUM ON ETHICALLY DRIVEN INNOVATION AND TECHNOLOGY FOR SOCIETY (PHD EDITS), 2021,
  • [39] New Latency Model for Dynamic Frequency Scaling on Network-on-Chip
    Sheng-Nan Li
    Wen-Ming Pan
    Journal of Electronic Science and Technology, 2014, (04) : 361 - 365
  • [40] A Latency-Optimized Network-on-Chip with Rapid Bypass Channels
    Ma, Wenheng
    Gao, Xiyao
    Gao, Yudi
    Yu, Ningmei
    MICROMACHINES, 2021, 12 (06)