A Compression Router for Low-Latency Network-on-Chip

被引:0
|
作者
Niwa, Naoya [1 ]
Shikama, Yoshiya [1 ]
Amano, Hideharu [1 ]
Koibuchi, Michihiro [2 ,3 ]
机构
[1] Keio Univ, Yokohama 2238522, Japan
[2] Natl Inst Informat, Tokyo 1018430, Japan
[3] PRESTO JST, Tokyo 1018430, Japan
关键词
Network; -on; -Chips; router architecture; lossy data compression; PERFORMANCE;
D O I
10.1587/transinf.2022EDP7080
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-Chips (NoCs) are important components for scalable many-core processors. Because the performance of parallel applications is usually sensitive to the latency of NoCs, reducing it is a primary requirement. In this study, a compression router that hides the (de)compression-operation delay is proposed. The compression router (de)compresses the contents of the incoming packet before the switch arbitration is completed, thus shortening the packet length without latency penalty and reducing the network injection-and-ejection latency. Evalua-tion results show that the compression router improves up to 33% of the parallel application performance (conjugate gradients (CG), fast Fourier transform (FT), integer sort (IS), and traveling salesman problem (TSP)) and 63% of the effective network throughput by 1.8 compression ratio on NoC. The cost is an increase in router area and its energy consumption by 0.22 mm2 and 1.6 times compared to the conventional virtual-channel router. Another finding is that off-loading the decompressor onto a network interface decreases the compression-router area by 57% at the expense of the moderate increase in communication latency.
引用
收藏
页码:170 / 180
页数:11
相关论文
共 50 条
  • [1] A Case for Low-Latency Network-on-Chip using Compression Routers
    Niwa, Naoya
    Shikama, Yoshiya
    Amano, Hideharu
    Koibuchi, Michihiro
    2021 29TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING (PDP 2021), 2021, : 134 - 142
  • [2] Low-Latency Power-Efficient Adaptive Router Design for Network-on-Chip
    Nasirian, Nasim
    Bayoumi, Magdy
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 287 - 291
  • [3] Low-latency Mapping Algorithm for Network-on-Chip
    Cao, Qinping
    Qin, Huabiao
    Chen, Wu
    Yi, Sijun
    2017 INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS, ELECTRONICS AND CONTROL (ICCSEC), 2017, : 1203 - 1206
  • [4] LBNoC: Design of Low-latency Router Architecture with Lookahead Bypass for Network-on-Chip Using FPGA
    Parane, Khyamling
    Prasad, Prabhu B. M.
    Talawar, Basavaraj
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (01)
  • [5] A bypass-based low latency network-on-chip router
    Guo, Peng
    Liu, Qingbin
    Chen, Ruizhi
    Yang, Lei
    Wang, Donglin
    IEICE ELECTRONICS EXPRESS, 2019, 16 (04) : 1 - 12
  • [6] SB-Router: A Swapped Buffer Activated Low Latency Network-on-Chip Router
    Katta, Monika
    Ramesh, T. K.
    Plosila, Juha
    IEEE ACCESS, 2021, 9 : 126564 - 126578
  • [7] RoB-Router : A Reorder Buffer Enabled Low Latency Network-on-Chip Router
    Li, Cunlu
    Dong, Dezun
    Lu, Zhonghai
    Liao, Xiangke
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2018, 29 (09) : 2090 - 2104
  • [8] Low Latency Network-on-Chip Router Using Static Straight Allocator
    Monemi, Alireza
    Ooi, Chia Yee
    Palesi, Maurizio
    Marsono, Muhammad Nadzir
    2016 3RD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, COMPUTER, AND ELECTRICAL ENGINEERING (ICITACEE), 2016, : 2 - 9
  • [9] RoB-Router : Low Latency Network-on-Chip Router Microarchitecture Using Reorder Buffer
    Li, Cunlu
    Dong, Dezun
    Liao, Xiangke
    Wu, Ji
    Lei, Fei
    2016 IEEE 24TH ANNUAL SYMPOSIUM ON HIGH-PERFORMANCE INTERCONNECTS (HOTI), 2016, : 68 - 75
  • [10] WaveSync: A Low-Latency Source Synchronous Bypass Network-On-Chip Architecture
    Yang, Yoon Seok
    Kumar, Reeshav
    Choi, Gwan
    Gratz, Paul
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 241 - 248