A Compression Router for Low-Latency Network-on-Chip

被引:0
|
作者
Niwa, Naoya [1 ]
Shikama, Yoshiya [1 ]
Amano, Hideharu [1 ]
Koibuchi, Michihiro [2 ,3 ]
机构
[1] Keio Univ, Yokohama 2238522, Japan
[2] Natl Inst Informat, Tokyo 1018430, Japan
[3] PRESTO JST, Tokyo 1018430, Japan
关键词
Network; -on; -Chips; router architecture; lossy data compression; PERFORMANCE;
D O I
10.1587/transinf.2022EDP7080
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-Chips (NoCs) are important components for scalable many-core processors. Because the performance of parallel applications is usually sensitive to the latency of NoCs, reducing it is a primary requirement. In this study, a compression router that hides the (de)compression-operation delay is proposed. The compression router (de)compresses the contents of the incoming packet before the switch arbitration is completed, thus shortening the packet length without latency penalty and reducing the network injection-and-ejection latency. Evalua-tion results show that the compression router improves up to 33% of the parallel application performance (conjugate gradients (CG), fast Fourier transform (FT), integer sort (IS), and traveling salesman problem (TSP)) and 63% of the effective network throughput by 1.8 compression ratio on NoC. The cost is an increase in router area and its energy consumption by 0.22 mm2 and 1.6 times compared to the conventional virtual-channel router. Another finding is that off-loading the decompressor onto a network interface decreases the compression-router area by 57% at the expense of the moderate increase in communication latency.
引用
收藏
页码:170 / 180
页数:11
相关论文
共 50 条
  • [21] A low overhead load balancing router for network-on-chip
    Zhou Xiaofeng
    Liu Lu
    Zhu Zhangming
    Zhou Duan
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (11)
  • [22] SlideAcross: A Low-Latency Adaptive Router for Chip Multi-Processor
    Zong, Wen
    Wang, Liang
    Xu, Qiang
    Agyeman, Michael Opoku
    19TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2016), 2016, : 115 - 122
  • [23] A LOW-AREA AND LOW-LATENCY NETWORK ON CHIP
    Wang, Xiaofang
    Bandi, Leeladhar
    2010 23RD CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2010,
  • [24] Tree-Model Based Mapping for Energy-Efficient and Low-Latency Network-on-Chip
    Yang, Bo
    Xu, Thomas Canhao
    Santti, Tero
    Plosila, Juha
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 189 - 192
  • [25] A Unique Low Power Network-on-Chip Virtual Channel Router
    Srrayvinya, O. L. M.
    Vinodhini, M.
    Murty, N. S.
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 30 - 34
  • [26] A High-throughpur Low-latency Router for On-chip Interconnect Networks
    Li J.
    Shen H.
    Qi S.
    Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2023, 50 (08): : 141 - 146
  • [27] Venus: A Low-Latency, Low-Loss 3-D Hybrid Network-on-Chip for Kilocore Systems
    Tan, Wei
    Gu, Huaxi
    Yang, Yintang
    Wang, Kun
    Wang, Xiaolu
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2017, 35 (24) : 5448 - 5455
  • [28] A bufferless optical network-on-chip router
    Zhang, Na
    Gu, Huaxi
    Yang, Yintang
    Chen, Zheng
    Chen, Ke
    IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [29] Router with Centralized Buffer for Network-on-Chip
    Wang, Ling
    Zhang, Jianwen
    Yang, Xiaoqing
    Wen, Dongxin
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 469 - 474
  • [30] Reconfigurable Router Design for Network-On-Chip
    Mathew, Minu
    Mugilan, D.
    2014 IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2014), 2014, : 1268 - 1272