A multi-core memristor chip for Stochastic Binary STDP

被引:0
|
作者
Diez de los Rios, Ivan [1 ,2 ]
Camunas-Mesa, Luis [1 ,2 ]
Vianello, Elisa [3 ]
Reita, Carlo [3 ]
Serrano-Gotarredona, Teresa [1 ,2 ]
Linares-Barranco, Bernabe [1 ,2 ]
机构
[1] CSIC, IMSE CNM, Inst Microelect Sevilla, Seville, Spain
[2] Univ Seville, Seville, Spain
[3] CEA Leti, Grenoble, France
关键词
spiking neural processor; memristive synapses; cmos-memristive technology; multicore architectures;
D O I
10.1109/ISCAS46773.2023.10181899
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper describes the design of a monolithic CMOS-memristive neuromorphic chip performing vector matrix multiplication between spike coded input vectors and the synaptic weights stored in the memristive array. A computing core including a 64x64 memristive array connecting 64 input and 64 output neurons has been fabricated. A Spiking Neural Network with a memristive synaptic layer exhibiting Stochastic Binary Spike-Time-Dependent-Plasticity has been experimentally demonstrated with the fabricated core. The CMOS-memristive neuromorphic processor is designed following a compact pseudo-CMOL design style that results in a modular and scalable computing core with a synaptic density of 22Ksynapses/mm(2). A single core has been fabricated in CEA-LETI 130nm CMOS-RRAM technology and its operation has been experimentally characterized. A multicore architecture with reconfigurable connectivity, where cores can be interconnected to either share pre-synaptic neurons and expand post-synaptic neurons, or vice versa, share postsynaptic neurons and expand pre-synaptic neurons, is proposed and presented here.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A CMOL-Like Memristor-CMOS Neuromorphic Chip-Core Demonstrating Stochastic Binary STDP
    Camunas-Mesa, Luis A.
    Vianello, Elisa
    Reita, Carlo
    Serrano-Gotarredona, Teresa
    Linares-Barranco, Bernabe
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2022, 12 (04) : 898 - 912
  • [2] Automatic Parallelization for Binary on Multi-core Platforms
    Zhao, Haibo
    Zheng, Fei
    Wu, Jian
    Nan, Baosong
    Li, Boliang
    Mei, Kuizhi
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND APPLICATION ENGINEERING (CSAE2018), 2018,
  • [3] Design and Chip Implementation of a Heterogeneous Multi-core DSP
    Chen, Shuming
    Chen, Xiaowen
    Xu, Yi
    Wan, Jianghua
    Lu, Jianzhuang
    Liu, Xiangyuan
    Chen, Shenggang
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [4] A shared matrix unit for a chip multi-core processor
    Soliman, Mostafa I.
    Al-Junaid, Abdulmajid F.
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2013, 73 (08) : 1146 - 1156
  • [5] Performance explorations of multi-core network on chip router
    Saravanakumar, U.
    Rangarajan, R.
    International Journal of Simulation: Systems, Science and Technology, 2012, 13 (01): : 36 - 42
  • [6] Storage Architecture for an On-chip Multi-core Processor
    Liu, Mengxiao
    Ji, Weixing
    Li, Jiaxin
    Pu, Xing
    PROCEEDINGS OF THE 2009 12TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, ARCHITECTURES, METHODS AND TOOLS, 2009, : 263 - 270
  • [7] Wireless Network-on-Chip: A New Era in Multi-Core Chip Design
    Deb, Sujay
    Mondal, Hemanta Kumar
    PROCEEDINGS OF THE 2014 25TH IEEE INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING (RSP): SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2014, : 59 - 64
  • [8] Reliable network-on-chip design for multi-core system-on-chip
    Kuei-Chung Chang
    The Journal of Supercomputing, 2011, 55 : 86 - 102
  • [9] Reliable network-on-chip design for multi-core system-on-chip
    Chang, Kuei-Chung
    JOURNAL OF SUPERCOMPUTING, 2011, 55 (01): : 86 - 102
  • [10] Flexible Reconfigurable On-chip Networks for Multi-core SoCs
    Oveis-Gharan, Masoud
    Khan, Gul N.
    HEART 2018: PROCEEDINGS OF THE 9TH INTERNATIONAL SYMPOSIUM ON HIGHLY-EFFICIENT ACCELERATORS AND RECONFIGURABLE TECHNOLOGIES, 2018,