A multi-core memristor chip for Stochastic Binary STDP

被引:0
|
作者
Diez de los Rios, Ivan [1 ,2 ]
Camunas-Mesa, Luis [1 ,2 ]
Vianello, Elisa [3 ]
Reita, Carlo [3 ]
Serrano-Gotarredona, Teresa [1 ,2 ]
Linares-Barranco, Bernabe [1 ,2 ]
机构
[1] CSIC, IMSE CNM, Inst Microelect Sevilla, Seville, Spain
[2] Univ Seville, Seville, Spain
[3] CEA Leti, Grenoble, France
关键词
spiking neural processor; memristive synapses; cmos-memristive technology; multicore architectures;
D O I
10.1109/ISCAS46773.2023.10181899
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper describes the design of a monolithic CMOS-memristive neuromorphic chip performing vector matrix multiplication between spike coded input vectors and the synaptic weights stored in the memristive array. A computing core including a 64x64 memristive array connecting 64 input and 64 output neurons has been fabricated. A Spiking Neural Network with a memristive synaptic layer exhibiting Stochastic Binary Spike-Time-Dependent-Plasticity has been experimentally demonstrated with the fabricated core. The CMOS-memristive neuromorphic processor is designed following a compact pseudo-CMOL design style that results in a modular and scalable computing core with a synaptic density of 22Ksynapses/mm(2). A single core has been fabricated in CEA-LETI 130nm CMOS-RRAM technology and its operation has been experimentally characterized. A multicore architecture with reconfigurable connectivity, where cores can be interconnected to either share pre-synaptic neurons and expand post-synaptic neurons, or vice versa, share postsynaptic neurons and expand pre-synaptic neurons, is proposed and presented here.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A Network-on-Chip for Radiation Tolerant, Multi-core FPGA Systems
    Hogan, Justin A.
    Weber, Raymond J.
    LaMeres, Brock J.
    2014 IEEE AEROSPACE CONFERENCE, 2014,
  • [32] A Heterogeneous Multi-core Network-on-Chip Mapping Optimization Algorithm
    Fang, Juan
    Zhao, Haoyan
    Zhang, Jiayue
    Shi, Jiamei
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2021, PT I, 2022, 13155 : 370 - 384
  • [33] A FAST MULTI-CORE VIRTUAL PLATFORM FOR PERFORMANCE EVALUATION OF NETWORK ON CHIP
    Ma, Xichao
    Zhou, Haijie
    Wang, Zongyan
    Yu, Zhiyi
    Zeng, Xiaoyang
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [34] Stochastic simulation of chemically reacting systems using multi-core processors
    Gillespie, Colin S.
    JOURNAL OF CHEMICAL PHYSICS, 2012, 136 (01):
  • [35] A Scalable, Multi-Core, Multi-Function, Integrated CMOS/Memristor Sensor Interface for Neural Sensing Applications
    Reynolds, Grahame
    Jiang, Xiongfei
    Wang, Shiwei
    Serb, Alex
    Stathopolous, Spyros
    Prodromakis, Themis
    ELECTRONICS, 2025, 14 (01):
  • [36] Multi-core technologies
    Tarek, T.
    Scientific Computing, 2006, 23 (11):
  • [37] MULTI-CORE CABLES
    WILLIAMS, R
    WIRELESS WORLD, 1971, 77 (1429): : 320 - &
  • [38] Multi-core microprocessors
    Rajaraman V.
    Resonance, 2017, 22 (12) : 1175 - 1192
  • [39] The Multi-Core Challenge
    Ungerer, Theo
    IT-INFORMATION TECHNOLOGY, 2010, 52 (03): : 142 - 146
  • [40] Multi-core technology
    Sci. Comput., 2006, 7 (06):