A multi-core memristor chip for Stochastic Binary STDP

被引:0
|
作者
Diez de los Rios, Ivan [1 ,2 ]
Camunas-Mesa, Luis [1 ,2 ]
Vianello, Elisa [3 ]
Reita, Carlo [3 ]
Serrano-Gotarredona, Teresa [1 ,2 ]
Linares-Barranco, Bernabe [1 ,2 ]
机构
[1] CSIC, IMSE CNM, Inst Microelect Sevilla, Seville, Spain
[2] Univ Seville, Seville, Spain
[3] CEA Leti, Grenoble, France
关键词
spiking neural processor; memristive synapses; cmos-memristive technology; multicore architectures;
D O I
10.1109/ISCAS46773.2023.10181899
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper describes the design of a monolithic CMOS-memristive neuromorphic chip performing vector matrix multiplication between spike coded input vectors and the synaptic weights stored in the memristive array. A computing core including a 64x64 memristive array connecting 64 input and 64 output neurons has been fabricated. A Spiking Neural Network with a memristive synaptic layer exhibiting Stochastic Binary Spike-Time-Dependent-Plasticity has been experimentally demonstrated with the fabricated core. The CMOS-memristive neuromorphic processor is designed following a compact pseudo-CMOL design style that results in a modular and scalable computing core with a synaptic density of 22Ksynapses/mm(2). A single core has been fabricated in CEA-LETI 130nm CMOS-RRAM technology and its operation has been experimentally characterized. A multicore architecture with reconfigurable connectivity, where cores can be interconnected to either share pre-synaptic neurons and expand post-synaptic neurons, or vice versa, share postsynaptic neurons and expand pre-synaptic neurons, is proposed and presented here.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Stochastic resonance effect in binary STDP performed by RRAM devices
    Salvador, Emili
    Rodriguez, Rosana
    Martin-Martinez, Javier
    Crespo-Yepes, Albert
    Miranda, Enrique
    Nafria, Montserrat
    Rubio, Antonio
    Ntinas, Vasileios
    Sirakoulis, Georgios Ch.
    2022 IEEE 22ND INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (NANO), 2022, : 449 - 452
  • [42] ESL Design and Multi-Core Validation using the System-on-Chip Environment
    Chen, Weiwei
    Han, Xu
    Domer, Rainer
    2010 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2010, : 142 - 147
  • [43] On-chip support for software verification and debug in multi-core embedded systems
    Fogarty, Padraig
    MacNamee, Ciaran
    Heffernan, Donal
    IET SOFTWARE, 2013, 7 (01) : 56 - 64
  • [44] On the design, control, and use of a reconfigurable heterogeneous multi-core system-on-a-chip
    Kwok, Tyrone Tai-On
    Kwok, Yu-Kwong
    2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 403 - 413
  • [45] Increasing Off-Chip Bandwidth in Multi-Core Processors with Switchable Pins
    Chen, Shaoming
    Hu, Yue
    Zhang, Ying
    Peng, Lu
    Ardonne, Jesse
    Irving, Samuel
    Srivastava, Ashok
    2014 ACM/IEEE 41ST ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE (ISCA), 2014, : 385 - 396
  • [46] Virtualized On-Chip Distributed Computing for Heterogeneous Reconfigurable Multi-Core Systems
    Werner, Stephan
    Oey, Oliver
    Goehringer, Diana
    Huebner, Michael
    Becker, Juergen
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 280 - 283
  • [47] Simulation Environment for Design and Verification of Network-on-Chip and Multi-core Systems
    Khan, Gul N.
    Dumitriu, Victor
    2009 IEEE INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS & SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS), 2009, : 403 - 411
  • [48] Reconfigurable Network-on-Chip Design for Heterogeneous Multi-core System Architecture
    Shen, Jih-Sheng
    Hsiung, Pao-Ann
    Lu, Juin-Ming
    2014 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS), 2014, : 523 - 526
  • [49] Hybrid WK-recursive on-chip network for multi-core system
    Hu, Sensen
    Shi, Feng
    Chen, Xu
    ELECTRONICS LETTERS, 2017, 53 (13) : 839 - 840
  • [50] A Mapping Flow for Dynamically Reconfigurable Multi-Core System-on-Chip Design
    Beretta, Ivan
    Rana, Vincenzo
    Atienza, David
    Sciuto, Donatella
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (08) : 1211 - 1224