Signal Integrity Analysis of Through-Silicon Via (TSV) With a Silicon Dioxide Well to Reduce Leakage Current for High-Bandwidth Memory Interface

被引:8
|
作者
Kim, Hyunwoong [1 ]
Lee, Seonghi [1 ]
Park, Jongcheol [2 ]
Shin, Yujun [3 ]
Woo, Seongho [1 ]
Kim, Jongwook [4 ]
Cho, Jaeyong [5 ]
Ahn, Seungyoung [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Cho Chun Shik Grad Sch Mobil, Daejeon 34141, South Korea
[2] Natl NanoFab Ctr, Natl NanoFab Convergence Technol, Daejeon 34141, South Korea
[3] Keimyung Univ, Daegu 42601, South Korea
[4] SK Hynix, Icheon 17336, South Korea
[5] Huwin, Seongnam 13558, South Korea
基金
新加坡国家研究基金会;
关键词
Far-end crosstalk (FEXT); high bandwidth memory (HBM); leakage current; oxide; silicon substrate; through-silicon via (TSV); INTERPOSER; STRESS; DESIGN; LINES;
D O I
10.1109/TCPMT.2023.3276862
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this article, we propose and analyze a through silicon via (TSV) with a silicon dioxide well (SDW) to reduce leakage current in the design of a high-speed signaling and low-power consumption high-bandwidth memory (HBM) interface. In the proposed TSV, the SDW is inserted into the silicon substrate area between TSVs. By inserting the SDW, the silicon substrate's effective conductivity and permittivity are lowered compared to a conventional TSV. The proposed TSV with the SDW improves insertion loss by up to 0.079 dB at 4 GHz by minimizing the leakage current. In addition, by reducing the effective permittivity of the silicon substrate, the difference in ratio between the capacitive coupling and inductive coupling is minimized. It is also possible to obtain a reduction in far-end crosstalk (FEXT) in the range of HBM interface signaling. RLGC modeling of the proposed TSV with the SDW is presented and is physically analyzed based on the frequency-dependent equivalent capacitance and conductance of the silicon substrate. The proposed TSV with SDW is finally evaluated using an eye diagram, and the eye height and width improved by up to 13.7% and 4.7% at 8 Gb/s, respectively, compared to the conventional TSV. The proposed TSV also reduced dynamic power consumption by 48.1% at 8 Gb/s, verifying the low-power structure.
引用
收藏
页码:700 / 714
页数:15
相关论文
共 46 条
  • [31] High-Frequency(RF) Electrical Analysis of Through Silicon Via (TSV) for Different Designed TSV Patterns
    Huang, Hsin-Kai
    Lin, Chun-Hsun
    Liu, Chris
    Fan, Kwan-Chin
    Lee, Hsin-Hung
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2006 - 2011
  • [32] Numerical Simulation and Mechanism Analysis of Through-Silicon Via (TSV) Filling Using an Arbitrary Lagrange-Eulerian (ALE) Method
    Zhang, Yazhou
    Sun, Yunna
    Ding, Guifu
    Wang, Yan
    Wang, Hong
    Cheng, Ping
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2015, 162 (10) : D540 - D549
  • [33] Pseudo-Labeling Based Semi-Supervised Learning for Signal Integrity Analysis of High-Bandwidth Memory (HBM) Interposer
    Mao, Chang-Sheng
    Wang, Da-Wei
    Zhao, Wen-Sheng
    Hu, Yue
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2024, : 2056 - 2064
  • [34] Thermomechanical Failure Analysis of Through-Silicon Via Interface Using a Shear-Lag Model With Cohesive Zone
    Ryu, Suk-Kyu
    Jiang, Tengfei
    Im, Jay
    Ho, Paul S.
    Huang, Rui
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2014, 14 (01) : 318 - 326
  • [35] BiCMOS Through-Silicon Via (TSV) Signal Transition at 240/300 GHz for MM-Wave & Sub-THz Packaging and Heterogeneous Integration
    Wietstruck, Matthias
    Marschmeyer, Steffen
    Wipf, Christian
    Stocchi, Matteo
    Kaynak, Mehmet
    2020 50TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2020, : 244 - 247
  • [36] Signal Integrity Design and Analysis of Redistribution Layer Interposer Channel with Diagonal Meshed Ground in Memory Interface of High Bandwidth Memory
    Hong, Jonghyun
    Yoon, Jiwon
    Kim, Hyunwoo
    Son, Keeyoung
    Choi, Seonguk
    Lee, Junghyun
    Kim, Keunwoo
    Park, Joonsang
    Kim, Seongguk
    Sim, Boogyo
    Kim, Joungho
    2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,
  • [37] Interposer Design Optimization for High Frequency Signal Transmission in Passive and Active Interposer using Through Silicon Via (TSV)
    Kim, Namhoon
    Wu, Daniel
    Kim, Dongwook
    Rahman, Arif
    Wu, Paul
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 1160 - 1167
  • [38] Signal Integrity of Bump-less High-speed Through Silicon Via Channel for Terabyte/s Bandwidth 2.5D IC
    Lee, Hyunsuk
    Kim, Heegon
    Choi, Sumin
    Lim, Jaemin
    Cho, Kyungjun
    Jeon, Yeseul
    Kim, Joungho
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2519 - 2522
  • [39] BiCMOS Through-Silicon Via (TSV) Signal Transition at 240/300GHz for MM-Wave & Sub-THz Packaging and Heterogeneous Integration
    Wietstruck, Matthias
    Marschmeyer, Steffen
    Wipf, Christian
    Stocchi, Matteo
    Kaynak, Mehmet
    2020 50TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2020,
  • [40] BiCMOS Through-Silicon Via (TSV) Signal Transition at 240/300GHz for MM-Wave & Sub-THz Packaging and Heterogeneous Integration
    Wietstruck, Matthias
    Marschmeyer, Steffen
    Wipf, Christian
    Stocchi, Matteo
    Kaynak, Mehmet
    2020 50TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2020,