Signal Integrity Analysis of Through-Silicon Via (TSV) With a Silicon Dioxide Well to Reduce Leakage Current for High-Bandwidth Memory Interface

被引:8
|
作者
Kim, Hyunwoong [1 ]
Lee, Seonghi [1 ]
Park, Jongcheol [2 ]
Shin, Yujun [3 ]
Woo, Seongho [1 ]
Kim, Jongwook [4 ]
Cho, Jaeyong [5 ]
Ahn, Seungyoung [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Cho Chun Shik Grad Sch Mobil, Daejeon 34141, South Korea
[2] Natl NanoFab Ctr, Natl NanoFab Convergence Technol, Daejeon 34141, South Korea
[3] Keimyung Univ, Daegu 42601, South Korea
[4] SK Hynix, Icheon 17336, South Korea
[5] Huwin, Seongnam 13558, South Korea
基金
新加坡国家研究基金会;
关键词
Far-end crosstalk (FEXT); high bandwidth memory (HBM); leakage current; oxide; silicon substrate; through-silicon via (TSV); INTERPOSER; STRESS; DESIGN; LINES;
D O I
10.1109/TCPMT.2023.3276862
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this article, we propose and analyze a through silicon via (TSV) with a silicon dioxide well (SDW) to reduce leakage current in the design of a high-speed signaling and low-power consumption high-bandwidth memory (HBM) interface. In the proposed TSV, the SDW is inserted into the silicon substrate area between TSVs. By inserting the SDW, the silicon substrate's effective conductivity and permittivity are lowered compared to a conventional TSV. The proposed TSV with the SDW improves insertion loss by up to 0.079 dB at 4 GHz by minimizing the leakage current. In addition, by reducing the effective permittivity of the silicon substrate, the difference in ratio between the capacitive coupling and inductive coupling is minimized. It is also possible to obtain a reduction in far-end crosstalk (FEXT) in the range of HBM interface signaling. RLGC modeling of the proposed TSV with the SDW is presented and is physically analyzed based on the frequency-dependent equivalent capacitance and conductance of the silicon substrate. The proposed TSV with SDW is finally evaluated using an eye diagram, and the eye height and width improved by up to 13.7% and 4.7% at 8 Gb/s, respectively, compared to the conventional TSV. The proposed TSV also reduced dynamic power consumption by 48.1% at 8 Gb/s, verifying the low-power structure.
引用
收藏
页码:700 / 714
页数:15
相关论文
共 46 条
  • [21] Process Development and Optimization for High-Aspect Ratio Through-Silicon Via (TSV) Etch
    Gopalakrishnan, Kumarapuram
    Peddaiahgari, Anurag
    Smith, Daniel
    Zhang, Dingyou
    England, Luke
    2016 27TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2016, : 460 - 465
  • [22] Effect of Pulse Current and Pre-annealing on Thermal Extrusion of Cu in Through-Silicon via (TSV)
    Kim, Youjung
    Jin, Sanghyun
    Park, Kimoon
    Lee, Jinhyun
    Lim, Jae-Hong
    Yoo, Bongyoung
    FRONTIERS IN CHEMISTRY, 2020, 8
  • [23] Modeling and Analysis of Through-Silicon Via (TSV) Noise Coupling and Suppression Using a Guard Ring
    Cho, Jonghyun
    Song, Eakhwan
    Yoon, Kihyun
    Pak, Jun So
    Kim, Joohee
    Lee, Woojin
    Song, Taigon
    Kim, Kiyeong
    Lee, Junho
    Lee, Hyungdong
    Park, Kunwoo
    Yang, Seungtaek
    Suh, Minsuk
    Byun, Kwangyoo
    Kim, Joungho
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (02): : 220 - 233
  • [24] Modeling and Analysis of Signal Transmission with Through Silicon Via (TSV) Noise Coupling
    Chen, Zhenyang
    Wang, Qin
    Xie, Jing
    Tian, Jin
    Jiang, Jianfei
    Li, Yufei
    Yin, Wen
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2646 - 2649
  • [25] Bias-dependent High Frequency Characterization of Through-Silicon Via (TSV) for 3D Integration
    Sun, Xin
    Fang, Runiu
    Liu, Huan
    Miao, Min
    Jin, Yufeng
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON ADVANCED MATERIALS AND PROCESSES FOR RF AND THZ APPLICATIONS (IMWS-AMP), 2016,
  • [26] A novel model for through-silicon via (TSV) filling process simulation considering three additives and current density effect
    Wang, Fuliang
    Zhao, Zhipeng
    Wang, Feng
    Wang, Yan
    Nie, Nantian
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2017, 27 (12)
  • [27] Accuracy-Improved Coupling Capacitance Model for Through-Silicon Via (TSV) Arrays Using Dimensional Analysis
    Ramadan, Tarek
    Yahya, Eslam
    Dessouky, Mohamed
    Ismail, Yehea
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1930 - 1933
  • [28] Modeling of Through-silicon Via (TSV) with an hmbedded High-density Metal-insulator-metal (MIM) Capacitor
    Cho, Kyunjun
    Kim, Youngwoo
    Kim, Subin
    Park, Gapyeol
    Son, Kyungjune
    Park, Hyunwook
    Kim, Seongguk
    Choi, Sumin
    Kim, Dong-Hyun
    Kim, Joungho
    2018 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS 2018), 2018,
  • [29] High-Frequency Scalable Electrical Model and Analysis of a Through Silicon Via (TSV)
    Kim, Joohee
    Pak, Jun So
    Cho, Jonghyun
    Song, Eakhwan
    Cho, Jeonghyeon
    Kim, Heegon
    Song, Taigon
    Lee, Junho
    Lee, Hyungdong
    Park, Kunwoo
    Yang, Seungtaek
    Suh, Min-Suk
    Byun, Kwang-Yoo
    Kim, Joungho
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (02): : 181 - 195
  • [30] Modeling and Analysis of High-Speed Through Silicon Via (TSV) Channel and Defects
    Jung, Daniel H.
    Kim, Jonghoon J.
    Kim, Heegon
    Choi, Sumin
    Lim, Jaemin
    Kim, Joungho
    Bac, Hyun-Chcol
    Choi, Kwang-Seong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2016, : 430 - 433