A 12-bit 2.32 GS/s pipelined/SAR hybrid ADC with a high-linearity input buffer

被引:3
|
作者
Guo, Xuehao [1 ]
Li, Zhiyang [1 ]
Fang, Hao [1 ]
Jia, Zelin [1 ]
Tian, Fuli [1 ]
Song, Chunyi [1 ]
Xu, Zhiwei [1 ]
机构
[1] Zhejiang Univ, Inst Marine Elect Engn, Ocean Coll, Hangzhou, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2023年 / 20卷 / 23期
关键词
ADC; high-linearity input buffer; pipelined-SAR; timeinterleaved; INTERLEAVED SAR ADC; CMOS;
D O I
10.1587/elex.20.20230369
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 12-bit 2.32 GS/s time-interleaved pipelined/successive-approximation register (SAR) hybrid analog-to digital converter (ADC) implemented in 28 nm CMOS. To achieve high linearity at several GS/s, a pseudo-differential push-pull input buffer with floating-body technique is proposed. A pipelined/SAR hybrid architecture with dual-channel sampling multiplying digital-to-analog converter (MDAC) and one shared flash sub-ADC is used exploiting a simple calibration. The ADC achieves a signal-to-noise-and-distortion-ratio (SNDR) of 55.68dB and a spurious-free-dynamic-range (SFDR) of 72.18dB at 1125MHz input and consumes 175 mW.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] 12-Bit 5 MS/s SAR ADC with Hybrid Type DAC for BLE Applications
    Rikan, Behnam S.
    Choi, DaeYoung
    Rad, Reza E.
    Hejazi, Arash
    Pu, YoungGun
    Lee, Kang-Yoon
    12TH INTERNATIONAL CONFERENCE ON UBIQUITOUS AND FUTURE NETWORKS (ICUFN 2021), 2021, : 247 - 249
  • [22] A 12-bit 3-MS/s Synchronous SAR ADC With a Hybrid RC DAC
    Go, Mi-Ji
    Boo, Jun-Ho
    Lim, Jae-Geun
    Kim, Hyoung-Jung
    Lee, Jae-Hyuk
    Park, Seong-Bo
    Yu, Byeong-Ho
    Cho, Won-Jun
    Ahn, Gil-Cho
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 191 - 192
  • [23] Input-tracking DAC for low-power high-linearity SAR ADC
    Lee, B. -G.
    Lee, S. -G.
    ELECTRONICS LETTERS, 2011, 47 (16) : 911 - 913
  • [24] A 12-Bit 1-GS/s Pipelined ADC with a Novel Timing Strategy in 40-nm CMOS Process
    Xu, Fangyuan
    Guo, Xuan
    Li, Zeyu
    Jia, Hanbo
    Wu, Danyu
    Wu, Jin
    ELECTRONICS, 2023, 12 (04)
  • [25] A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration
    Jia, Hanbo
    Guo, Xuan
    Wu, Danyu
    Zhou, Lei
    Luan, Jian
    Wu, Nanxun
    Huang, Yinkun
    Zheng, Xuqiang
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2020, 9 (06)
  • [26] A LOW PO R DYNAMIC COMPARATOR FOR A 12-BIT PIPELINED SUCCESSIVE APPROXIMATION REGISTER (SAR) ADC
    Shylu, D. S.
    Jasmine, S.
    Jackuline, D.
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 339 - 342
  • [27] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    Wei Qi
    Yin Xiumei
    Han Dandan
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (02)
  • [28] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    魏琦
    殷秀梅
    韩丹丹
    杨华中
    半导体学报, 2010, 31 (02) : 59 - 63
  • [29] A 12-bit, 40-Ms/s pipelined ADC with an improved operational amplifier
    Yu, Wang
    Yang Haigang
    Tao, Yin
    Fei, Liu
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (05)
  • [30] A 12-bit 80-MSample/s pipelined ADC with bootstrapped digital calibration
    Grace, CR
    Hurst, PJ
    Lewis, SH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1038 - 1046