Fabrication of the SiC Gate-All-Around JFET

被引:0
|
作者
Mochizuki, Masaya [1 ,2 ,3 ]
Yamamoto, Masayuki [2 ,4 ]
Umezawa, Hitoshi [4 ]
Tanaka, Yasunori
机构
[1] Natl Inst Adv Ind Sci & Technol, Adv Power Elect Res Ctr ADPERC, Tsukuba 3058569, Japan
[2] Univ Yamanashi, Dept Elect & Elect Engn, Kofu 4008511, Japan
[3] Mitsubishi Electr Corp, Power Device Works, Fukuoka 8190192, Japan
[4] AIST, ADPERC, Tsukuba 3058569, Japan
关键词
Gate-all-around (GAA); high temperature; JFET; silicon carbide (SiC);
D O I
10.1109/TED.2023.3299469
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although silicon carbide integrated circuits (SiC ICs) have remarkable heat and radiation tolerances, the lack of performance in transistors is a significant hurdle to their widespread commercialization. A higher transconductance coefficient is one of the key factors for improving transistors' performance. In this study, we have fabricated n-type lateral SiC JFETs with gate-all-around (GAA) structures to maximize their transconductance coefficients. The GAA structure was formed by high-energy Al ion implantation for the bottom layer and tilted one just after SiC gate etching for the side layers on the n-epitaxial layer of 4H-SiC. We obtained the transconductance coefficients 4.89, 3.90, and 3.19 mu A/V2 per channel for gate lengths 2, 3, and 4 mu m, respectively. The maximum terminal gain is 683 at 25 degrees C and about 160 at 250 degrees C-300 degrees C, suggesting that SiC ICs based on GAA JFETs could function well even at high temperatures. The JFETs show little body bias effect, which is also preferable for IC applications.
引用
收藏
页码:4612 / 4617
页数:6
相关论文
共 50 条
  • [1] Fabrication of gate-all-around MOSFET by silicon anisotropic etching technique
    Mukaiyama, T
    Saito, K
    Ishikuro, H
    Takamiya, M
    Saraya, T
    Hiramoto, T
    SOLID-STATE ELECTRONICS, 1998, 42 (7-8) : 1623 - 1626
  • [2] Fabrication of raised S/D gate-all-around transistor and gate misalignment analysis
    Yin, CS
    Chan, PCH
    Chan, VWC
    IEEE ELECTRON DEVICE LETTERS, 2003, 24 (10) : 658 - 660
  • [3] Fabrication and Characterization of Gate-All-Around Silicon Nanowires on Bulk Silicon
    Pott, Vincent
    Moselund, Kirsten Emilie
    Bouvet, Didier
    De Michielis, Luca
    Ionescu, Adrian Mihai
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2008, 7 (06) : 733 - 744
  • [4] Gate-all-around Ge FETs
    Liu, C. W.
    Chen, Y. -T.
    Hsu, S. -H.
    SIGE, GE, AND RELATED COMPOUNDS 6: MATERIALS, PROCESSING, AND DEVICES, 2014, 64 (06): : 317 - 328
  • [5] Fabrication of gate-all-around transistors using metal induced lateral crystallization
    Chan, VWC
    Chan, PCH
    IEEE ELECTRON DEVICE LETTERS, 2001, 22 (02) : 80 - 82
  • [6] Fabrication and transport properties of silicon quantum wire gate-all-around transistor
    Morimoto, Kiyoshi
    Hirai, Yoshihiko
    Yuki, Koichirou
    Morita, Kiyoyuki
    Japanese Journal of Applied Physics, Part 1: Regular Papers & Short Notes & Review Papers, 1996, 35 (2 B): : 853 - 857
  • [7] Fabrication and transport properties of silicon quantum wire gate-all-around transistor
    Morimoto, K
    Hirai, Y
    Yuki, K
    Morita, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1996, 35 (2B): : 853 - 857
  • [8] Comparative analysis of heavy ions and alpha particles impact on gate-all-around TFETs and gate-all-around MOSFETs
    Kumar, Pankaj
    Koley, Kalyan
    Kumar, Subindu
    MICRO AND NANOSTRUCTURES, 2024, 192
  • [9] SiGe Gate-All-around Nanosheet Reliability
    Zhou, Huimei
    Wang, Miaomiao
    Bao, Ruqiang
    Durfee, Curtis
    Qin, Liqiao
    Zhang, Jingyun
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [10] The next generation of gate-all-around transistors
    Lishu Wu
    Nature Electronics, 2023, 6 : 469 - 469