Fabrication of the SiC Gate-All-Around JFET

被引:0
|
作者
Mochizuki, Masaya [1 ,2 ,3 ]
Yamamoto, Masayuki [2 ,4 ]
Umezawa, Hitoshi [4 ]
Tanaka, Yasunori
机构
[1] Natl Inst Adv Ind Sci & Technol, Adv Power Elect Res Ctr ADPERC, Tsukuba 3058569, Japan
[2] Univ Yamanashi, Dept Elect & Elect Engn, Kofu 4008511, Japan
[3] Mitsubishi Electr Corp, Power Device Works, Fukuoka 8190192, Japan
[4] AIST, ADPERC, Tsukuba 3058569, Japan
关键词
Gate-all-around (GAA); high temperature; JFET; silicon carbide (SiC);
D O I
10.1109/TED.2023.3299469
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although silicon carbide integrated circuits (SiC ICs) have remarkable heat and radiation tolerances, the lack of performance in transistors is a significant hurdle to their widespread commercialization. A higher transconductance coefficient is one of the key factors for improving transistors' performance. In this study, we have fabricated n-type lateral SiC JFETs with gate-all-around (GAA) structures to maximize their transconductance coefficients. The GAA structure was formed by high-energy Al ion implantation for the bottom layer and tilted one just after SiC gate etching for the side layers on the n-epitaxial layer of 4H-SiC. We obtained the transconductance coefficients 4.89, 3.90, and 3.19 mu A/V2 per channel for gate lengths 2, 3, and 4 mu m, respectively. The maximum terminal gain is 683 at 25 degrees C and about 160 at 250 degrees C-300 degrees C, suggesting that SiC ICs based on GAA JFETs could function well even at high temperatures. The JFETs show little body bias effect, which is also preferable for IC applications.
引用
收藏
页码:4612 / 4617
页数:6
相关论文
共 50 条
  • [31] An Area Efficient Gate-All-Around Ring MOSFET
    Huang, Ya-Chi
    Chiang, Meng-Hsueh
    Wang, Shui-Jinn
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 118 - 119
  • [32] Compact model of the nanoscale gate-all-around MOSFET
    Jiménez, D
    Iníguez, B
    Sáenz, JJ
    Suñé, J
    Marsal, LF
    Pallarès, J
    SCIENCE AND TECHNOLOGY OF SEMICONDUCTOR-ON-INSULATOR STRUCTURES AND DEVICES OPERATING IN A HARSH ENVIRONMENT, 2005, 185 : 321 - 326
  • [33] Conical surrounding gate MOSFET: a possibility in gate-all-around family
    Jena, B.
    Ramkrishna, B. S.
    Dash, S.
    Mishra, G. P.
    ADVANCES IN NATURAL SCIENCES-NANOSCIENCE AND NANOTECHNOLOGY, 2016, 7 (01)
  • [34] Design optimization of gate-all-around (GAA) MOSFETs
    Song, JY
    Choi, WY
    Park, JH
    Lee, JD
    Park, BG
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2006, 5 (03) : 186 - 191
  • [35] Gate-All-Around Nanopore Osmotic Power Generators
    Tsutsui, Makusu
    Hsu, Wei-Lun
    Garoli, Denis
    Leong, Iat Wai
    Yokota, Kazumichi
    Daiguji, Hirofumi
    Kawai, Tomoji
    ACS NANO, 2024, 18 (23) : 15046 - 15054
  • [36] TEM investigations of gate-all-around nanowire devices
    Favia, P.
    Richard, O.
    Eneman, G.
    Mertens, H.
    Arimura, H.
    Capogreco, E.
    Hikavyy, A.
    Witters, L.
    Kundu, P.
    Loo, R.
    Vancoille, E.
    Bender, H.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2019, 34 (12)
  • [37] Corner effects in double-gate/gate-all-around MOSFETs
    Hou Xiao-Yu
    Zhou Fa-Long
    Huang Ru
    Zhang Xing
    CHINESE PHYSICS, 2007, 16 (03): : 812 - 816
  • [38] Fabrication and RTN Characteristics of Gate-All-Around Poly-Si Junctionless Nanowire Transistors
    Yang, Chen-Chen
    Chen, Yung-Chen
    Lin, Horng-Chih
    Chang, Ruey-Dar
    Li, Pei-Wen
    Huang, Tiao-Yuan
    2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 64 - 65
  • [39] Thermal consideration in nanoscale gate-all-around vertical transistors
    Larrieu, Guilhem
    Rezgui, Houssem
    Kumar, Abhishek
    Muller, Jonas
    Pelloquin, Sylvain
    Wang, Yifan
    Deng, Marina
    Lecestre, Aurelie
    Maneux, Cristell
    Mukherjee, Chhandak
    2023 SILICON NANOELECTRONICS WORKSHOP, SNW, 2023, : 27 - 28
  • [40] Taming the Distribution of Light in Gate-All-Around Semiconductor Devices
    Bogdanowicz, Janusz
    Nuytten, Thomas
    Gawlik, Andrzej
    Sergeant, Stefanie
    Oniki, Yusuke
    Gowda, Pallavi Puttarame
    Mertens, Hans
    Charley, Anne-Laure
    NANO LETTERS, 2024, 24 (04) : 1191 - 1196