Fabrication of the SiC Gate-All-Around JFET

被引:0
|
作者
Mochizuki, Masaya [1 ,2 ,3 ]
Yamamoto, Masayuki [2 ,4 ]
Umezawa, Hitoshi [4 ]
Tanaka, Yasunori
机构
[1] Natl Inst Adv Ind Sci & Technol, Adv Power Elect Res Ctr ADPERC, Tsukuba 3058569, Japan
[2] Univ Yamanashi, Dept Elect & Elect Engn, Kofu 4008511, Japan
[3] Mitsubishi Electr Corp, Power Device Works, Fukuoka 8190192, Japan
[4] AIST, ADPERC, Tsukuba 3058569, Japan
关键词
Gate-all-around (GAA); high temperature; JFET; silicon carbide (SiC);
D O I
10.1109/TED.2023.3299469
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although silicon carbide integrated circuits (SiC ICs) have remarkable heat and radiation tolerances, the lack of performance in transistors is a significant hurdle to their widespread commercialization. A higher transconductance coefficient is one of the key factors for improving transistors' performance. In this study, we have fabricated n-type lateral SiC JFETs with gate-all-around (GAA) structures to maximize their transconductance coefficients. The GAA structure was formed by high-energy Al ion implantation for the bottom layer and tilted one just after SiC gate etching for the side layers on the n-epitaxial layer of 4H-SiC. We obtained the transconductance coefficients 4.89, 3.90, and 3.19 mu A/V2 per channel for gate lengths 2, 3, and 4 mu m, respectively. The maximum terminal gain is 683 at 25 degrees C and about 160 at 250 degrees C-300 degrees C, suggesting that SiC ICs based on GAA JFETs could function well even at high temperatures. The JFETs show little body bias effect, which is also preferable for IC applications.
引用
收藏
页码:4612 / 4617
页数:6
相关论文
共 50 条
  • [41] An Analytical Model of Gate-All-Around Heterojunction Tunneling FET
    Guan, Yunhe
    Li, Zunchao
    Zhang, Wenhao
    Zhang, Yefei
    Liang, Feng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (02) : 776 - 782
  • [42] Fabrication of Ambipolar Gate-All-Around Field-Effect Transistors using Silicon Nanobridge Arrays
    Oh, Jin Yong
    Park, Jong-Tae
    Islam, M. Saif
    NANOEPITAXY: MATERIALS AND DEVICES V, 2013, 8820
  • [43] Tunability of Parasitic Channel in Gate-All-Around Stacked Nanosheets
    Barraud, S.
    Previtali, B.
    Lapras, V.
    Vizioz, C.
    Hartmann, J. -M.
    Martinie, S.
    Lacord, J.
    Casse, M.
    Dourthe, L.
    Loup, V.
    Romano, G.
    Rambal, N.
    Chalupa, Z.
    Bernier, N.
    Audoit, G.
    Jannaud, A.
    Delaye, V.
    Balan, V.
    Rozeau, O.
    Ernst, T.
    Vinet, M.
    2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2018,
  • [44] Gate-All-Around Silicon Nanowire Devices: Are these the Future of CMOS?
    Lo, G. Q.
    Singh, N.
    Rustagi, S. C.
    Buddharaju, K. D.
    Balasubramanian, N.
    Kwong, D. L.
    SIGE, GE, AND RELATED COMPOUNDS 3: MATERIALS, PROCESSING, AND DEVICES, 2008, 16 (10): : 729 - 729
  • [45] Design study of the gate-all-around silicon nanosheet MOSFETs
    Lee, Yongwoo
    Park, Geon-Hwi
    Choi, Bongsik
    Yoon, Jinsu
    Kim, Hyo-Jin
    Kim, Dae Hwan
    Kim, Dong Myong
    Kang, Min-Ho
    Choi, Sung-Jin
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (03)
  • [46] High Frequency and Noise Model of Gate-All-Around MOSFETs
    Nae, B.
    Lazaro, A.
    Iniguez, B.
    PROCEEDINGS OF THE 2009 SPANISH CONFERENCE ON ELECTRON DEVICES, 2009, : 112 - 115
  • [47] Gate-all-around technology: Taking advantage of ballistic transport?
    Huguenin, J. L.
    Bidal, G.
    Denorme, S.
    Fleury, D.
    Loubet, N.
    Pouydebasque, A.
    Perreau, P.
    Leverd, F.
    Barnola, S.
    Beneyton, R.
    Orlando, B.
    Gouraud, P.
    Salvetat, T.
    Clement, L.
    Monfray, S.
    Ghibaudo, G.
    Boeuf, F.
    Skotnicki, T.
    SOLID-STATE ELECTRONICS, 2010, 54 (09) : 883 - 889
  • [48] An analytical mobility model for square Gate-All-Around MOSFETs
    Tienda-Luna, I. M.
    Roldan, J. B.
    Ruiz, F. G.
    Blanque, C. M.
    Gamiz, F.
    SOLID-STATE ELECTRONICS, 2013, 90 : 18 - 22
  • [49] Analytic potential model for asymmetricunderlap gate-all-around MOSFET
    Wang, Shaodi
    Guo, Xinjie
    Zhang, Lining
    Zhang, Chenfei
    Liu, Zhiwei
    Wang, Guozeng
    Zhang, Yang
    Wu, Wen
    Zhao, Xiaojin
    Wang, Wenping
    Cao, Yu
    Ye, Yun
    Wang, Ruonan
    Ma, Yong
    He, Jin
    NANOTECHNOLOGY 2011: ELECTRONICS, DEVICES, FABRICATION, MEMS, FLUIDICS AND COMPUTATIONAL, NSTI-NANOTECH 2011, VOL 2, 2011, : 776 - 779
  • [50] Random Dopant Fluctuation in Gate-All-Around Nanowire FET
    Tan, Cher Ming
    Chen, Xiangchen
    2014 IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC), 2014,