Analysis of Negative Differential Resistance and RF/Analog Performance on Drain Engineered Negative Capacitance Dual Stacked-Source Tunnel FET

被引:6
|
作者
Vanlalawmpuia, K. [1 ]
Medury, Aditya Sankar [1 ]
机构
[1] Indian Inst Sci Educ & Res Bhopal, Dept Elect Engn & Comp Sci, Bhopal 462066, Madhya Pradesh, India
关键词
Band-to-band tunneling (BTBT); ferroelectric (FE); negative differential resistance (NDR); tunnel field-effect transistor (TFET); FIELD-EFFECT TRANSISTORS; VOLTAGE AMPLIFICATION; SIMULATION; MOSFETS; TFETS; MODEL;
D O I
10.1109/TED.2023.3237507
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we systematically investigate the impact of ferroelectric (FE) layer thickness (tFE) on the electrical parameters of a negative capacitance dual stacked-source tunnel field-effect transistor (NCDSS-TFET) using TCAD simulator. The increase in tFE leads to higher ION/IOFF current ratio and better subthreshold swing (SS) with negligible hysteresis. However, increasing FE layer thickness also introduces negative differential resistance (NDR) which is undesirable for analog circuit applications. The NCDSS-TFET device is further optimized to eliminate NDR effects by engineering the drain. The analog/RF performance of the drain-engineered NCDSS-TFET such as transconductance (g(m)), output conductance (g(d)), intrinsic gain (g(m)/g(d)), cutoff frequency (fT), and intrinsic delay ( tau) is investigated. Analysis reports that the analog/RF parameters are improved by increasing the drain underlap length, thus ensuring the drain-engineered NCDSS-TFET suitable for high-performance and ultralow power analog applications.
引用
收藏
页码:1417 / 1424
页数:8
相关论文
共 50 条
  • [31] Ge/GaAs Based Negative Capacitance Tunnel FET Biosensor: Proposal and Sensitivity Analysis
    Paul, Omdarshan
    Rajan, Chithraja
    Samajdar, Dip Prakash
    Hidouri, Tarek
    Nasr, Samia
    SILICON, 2022, 14 (16) : 10475 - 10483
  • [32] Ge/GaAs Based Negative Capacitance Tunnel FET Biosensor: Proposal and Sensitivity Analysis
    Omdarshan Paul
    Chithraja Rajan
    Dip Prakash Samajdar
    Tarek Hidouri
    Samia Nasr
    Silicon, 2022, 14 : 10475 - 10483
  • [33] Transient Negative Capacitance as Cause of Reverse Drain-induced Barrier Lowering and Negative Differential Resistance in Ferroelectric FETs
    Jin, Chengji
    Saraya, Takuya
    Hiramoto, Toshiro
    Kobayashi, Masaharu
    2019 SYMPOSIUM ON VLSI TECHNOLOGY, 2019, : T220 - T221
  • [34] Analysis and Mitigation of Negative Differential Resistance effects in Double-Gate Silicon-on-Insulator Negative Capacitance Field Effect Transistor with improved analog performance
    Pratap, Manas
    Kansal, Harshit
    Medury, Aditya Sankar
    MICROELECTRONICS JOURNAL, 2023, 136
  • [35] Performance analysis of ITCs on analog/RF, linearity and reliability performance metrics of tunnel FET with ultra-thin source region
    Prabhat Singh
    Dharmendra Singh Yadav
    Applied Physics A, 2022, 128
  • [36] Performance analysis of ITCs on analog/RF, linearity and reliability performance metrics of tunnel FET with ultra-thin source region
    Singh, Prabhat
    Yadav, Dharmendra Singh
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2022, 128 (07):
  • [37] Design, simulation and analog/RF performance evaluation of a hetero-stacked source dual metal T-shaped gate tunnel-FET in thermally variable environments
    Kumar, Mukesh
    Bhaskar, Gautam
    Chotalia, Aditya
    Rani, Chhavi
    Ghosh, Puja
    Nandi, Soumak
    Dubey, Shashank Kumar
    Koley, Kalyan
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2025, 31 (04): : 859 - 875
  • [38] Small signal model and analog performance analysis of negative capacitance FETs
    Eslahi, Hossein
    Hamilton, Tara J.
    Khandelwal, Sourabh
    SOLID-STATE ELECTRONICS, 2021, 186
  • [39] Impact of Drain Voltage Coupling on Device and Circuit-Level Performance of Negative Capacitance Silicon Nanotube FET
    Moparthi, Sandeep
    Tiwari, Pramod Kumar
    Saramekala, Gopi Krishna
    IEEE Transactions on Nanotechnology, 2022, 21 : 547 - 554
  • [40] Impact of Drain Voltage Coupling on Device and Circuit-Level Performance of Negative Capacitance Silicon Nanotube FET
    Moparthi, Sandeep
    Tiwari, Pramod Kumar
    Saramekala, Gopi Krishna
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 : 547 - 554