Analysis of Negative Differential Resistance and RF/Analog Performance on Drain Engineered Negative Capacitance Dual Stacked-Source Tunnel FET

被引:6
|
作者
Vanlalawmpuia, K. [1 ]
Medury, Aditya Sankar [1 ]
机构
[1] Indian Inst Sci Educ & Res Bhopal, Dept Elect Engn & Comp Sci, Bhopal 462066, Madhya Pradesh, India
关键词
Band-to-band tunneling (BTBT); ferroelectric (FE); negative differential resistance (NDR); tunnel field-effect transistor (TFET); FIELD-EFFECT TRANSISTORS; VOLTAGE AMPLIFICATION; SIMULATION; MOSFETS; TFETS; MODEL;
D O I
10.1109/TED.2023.3237507
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we systematically investigate the impact of ferroelectric (FE) layer thickness (tFE) on the electrical parameters of a negative capacitance dual stacked-source tunnel field-effect transistor (NCDSS-TFET) using TCAD simulator. The increase in tFE leads to higher ION/IOFF current ratio and better subthreshold swing (SS) with negligible hysteresis. However, increasing FE layer thickness also introduces negative differential resistance (NDR) which is undesirable for analog circuit applications. The NCDSS-TFET device is further optimized to eliminate NDR effects by engineering the drain. The analog/RF performance of the drain-engineered NCDSS-TFET such as transconductance (g(m)), output conductance (g(d)), intrinsic gain (g(m)/g(d)), cutoff frequency (fT), and intrinsic delay ( tau) is investigated. Analysis reports that the analog/RF parameters are improved by increasing the drain underlap length, thus ensuring the drain-engineered NCDSS-TFET suitable for high-performance and ultralow power analog applications.
引用
收藏
页码:1417 / 1424
页数:8
相关论文
共 50 条
  • [21] Negative capacitance split source tunnel FET as dielectric modulated highly sensitive biosensor
    Pathakamuri, Anil Kumar
    Pandey, Chandan Kumar
    Ghosh, Puja
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2024,
  • [22] Impact of interface trap charges on analog/RF and linearity performances of PGP negative capacitance FET
    Chaudhary, Shalini
    Dewan, Basudha
    Singh, Devenderpal
    Sahu, Chitrakant
    Yadav, Menka
    MICROELECTRONICS RELIABILITY, 2023, 143
  • [23] Exploration of temperature stability of linearity and RF performance metrics for PGP negative capacitance FET
    Chaudhary, Shalini
    Dewan, Basudha
    Singh, Devenderpal
    Sahu, Chitrakant
    Yadav, Menka
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2023, 38 (03)
  • [24] Transient performance estimation of charge plasma based negative capacitance junctionless tunnel FET
    Sangeeta Singh
    P.N.Kondekar
    Pawan Pal
    Journal of Semiconductors, 2016, 37 (02) : 70 - 74
  • [25] Performance investigation of InAs based dual electrode tunnel FET on the analog/RF platform
    Anand, Sunny
    Sarin, R. K.
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 97 : 60 - 69
  • [26] Transient performance estimation of charge plasma based negative capacitance junctionless tunnel FET
    Singh, Sangeeta
    Kondekar, P. N.
    Pal, Pawan
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (02)
  • [27] Influence of Germanium source on dopingless tunnel-FET for improved analog/RF performance
    Cecil, Kanchan
    Singh, Jawar
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 101 : 244 - 252
  • [28] Role of temperature on linearity and analog/RF performance merits of a negative capacitance FinFET
    Jaisawal, Rajeewa Kumar
    Rathore, Sunil
    Gandhi, Navneet
    Kondekar, Pravin N.
    Bagga, Navjeet
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (11)
  • [29] Influence of Germanium Source Dual Halo Dual Dielectric Triple Material Surrounding Gate Tunnel FET for Improved Analog/RF Performance
    Venkatesh, M.
    Suguna, M.
    Balamurugan, N. B.
    SILICON, 2020, 12 (12) : 2869 - 2877
  • [30] Influence of Germanium Source Dual Halo Dual Dielectric Triple Material Surrounding Gate Tunnel FET for Improved Analog/RF Performance
    M. Venkatesh
    M. Suguna
    N. B. Balamurugan
    Silicon, 2020, 12 : 2869 - 2877