Analysis of Negative Differential Resistance and RF/Analog Performance on Drain Engineered Negative Capacitance Dual Stacked-Source Tunnel FET

被引:6
|
作者
Vanlalawmpuia, K. [1 ]
Medury, Aditya Sankar [1 ]
机构
[1] Indian Inst Sci Educ & Res Bhopal, Dept Elect Engn & Comp Sci, Bhopal 462066, Madhya Pradesh, India
关键词
Band-to-band tunneling (BTBT); ferroelectric (FE); negative differential resistance (NDR); tunnel field-effect transistor (TFET); FIELD-EFFECT TRANSISTORS; VOLTAGE AMPLIFICATION; SIMULATION; MOSFETS; TFETS; MODEL;
D O I
10.1109/TED.2023.3237507
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, we systematically investigate the impact of ferroelectric (FE) layer thickness (tFE) on the electrical parameters of a negative capacitance dual stacked-source tunnel field-effect transistor (NCDSS-TFET) using TCAD simulator. The increase in tFE leads to higher ION/IOFF current ratio and better subthreshold swing (SS) with negligible hysteresis. However, increasing FE layer thickness also introduces negative differential resistance (NDR) which is undesirable for analog circuit applications. The NCDSS-TFET device is further optimized to eliminate NDR effects by engineering the drain. The analog/RF performance of the drain-engineered NCDSS-TFET such as transconductance (g(m)), output conductance (g(d)), intrinsic gain (g(m)/g(d)), cutoff frequency (fT), and intrinsic delay ( tau) is investigated. Analysis reports that the analog/RF parameters are improved by increasing the drain underlap length, thus ensuring the drain-engineered NCDSS-TFET suitable for high-performance and ultralow power analog applications.
引用
收藏
页码:1417 / 1424
页数:8
相关论文
共 50 条
  • [11] Performance Assessment of Dual Metal Graded Channel Negative Capacitance Junctionless FET for Digital/Analog field
    Chaudhary, Shalini
    Dewan, Basudha
    Sahu, Chitrakant
    Yadav, Menka
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 143 - 146
  • [12] Design and Optimization of Ferroelectric Spacer Engineered Modified Bi-Level Negative Capacitance FET: An Analog/RF Evaluation Perspective
    Padhi, Santosh Kumar
    Narendar, Vadthiya
    Nishad, Atul Kumar
    IEEE Transactions on Dielectrics and Electrical Insulation, 2025, 32 (01) : 222 - 230
  • [13] Negative drain-induced barrier lowering and negative differential resistance effects in negative-capacitance transistors
    Yu, Tianyu
    Lu, Weifeng
    Zhao, Zhifeng
    Si, Peng
    Zhang, Kai
    MICROELECTRONICS JOURNAL, 2021, 108
  • [14] Investigation of negative differential resistance on negative capacitance Germanium source vertical TFET
    Vanlalawmpuia, K.
    PHYSICA SCRIPTA, 2024, 99 (06)
  • [15] Performance Analysis of a Charge Plasma Junctionless Nanotube Tunnel FET Including the Negative Capacitance Effect
    Shruti Shreya
    Naveen Kumar
    Sunny Anand
    Intekhab Amin
    Journal of Electronic Materials, 2020, 49 : 2349 - 2357
  • [16] Design and Performance Analysis of a GAA Electrostatic Doped Negative Capacitance Vertical Nanowire Tunnel FET
    Anjana Bhardwaj
    Pradeep Kumar
    Balwinder Raj
    Sunny Anand
    Journal of Electronic Materials, 2023, 52 : 3103 - 3111
  • [17] Performance Analysis of a Charge Plasma Junctionless Nanotube Tunnel FET Including the Negative Capacitance Effect
    Shreya, Shruti
    Kumar, Naveen
    Anand, Sunny
    Amin, Intekhab
    JOURNAL OF ELECTRONIC MATERIALS, 2020, 49 (04) : 2349 - 2357
  • [18] Design and Performance Analysis of a GAA Electrostatic Doped Negative Capacitance Vertical Nanowire Tunnel FET
    Bhardwaj, Anjana
    Kumar, Pradeep
    Raj, Balwinder
    Anand, Sunny
    JOURNAL OF ELECTRONIC MATERIALS, 2023, 52 (05) : 3103 - 3111
  • [19] Drain Source-Engineered Double-Gate Tunnel FET for Improved Performance
    Kaur, Arashpreet
    Saini, Gaurav
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (07) : 3901 - 3913
  • [20] Analog and RF performance evaluation of negative capacitance SOI junctionless transistor
    Moparthi, Sandeep
    Adarsh, K. P.
    Tiwari, Pramod Kumar
    Saramekala, Gopi Krishna
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 122