Investigation of Sub-20nm 4th generation DRAM cell transistor's parasitic resistance and scalable methodology for Sub-20nm era

被引:9
|
作者
Jeong, Shinwoo [1 ]
Lee, Jin-Seong [1 ]
Jang, Jiuk [1 ]
Kim, Jooncheol [1 ]
Shin, Hyunsu [1 ]
Kim, Ji Hun [1 ]
Song, Jeongwoo [1 ]
Woo, Dongsoo [1 ]
Oh, Jeonghoon [1 ]
Lee, Jooyoung [1 ]
机构
[1] Samsung Elect Co, DRAM Prod & Technol, Pyeongtaek 17786, South Korea
关键词
sub-20nm DRAM; Cell transistor; DCC; GBC; tRDL;
D O I
10.1109/IRPS48203.2023.10118270
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The component of cell parasitic resistance at sub-20nm 4th generation DRAM cell transistor is investigated. To evaluate the cell characteristics, the Gate Buried Contact (GBC) to Active contact formation method with varied dopant concentrations was studied. We have discovered a scalable methodology that simultaneously reduces parasitic resistance and leakage with regard to Gate Induced Drain Leakage (GIDL). Also, we proved the importance of interface quality of Direct Contact on Cell (DCC) in order to reduce the parasitic resistance. The failure analysis is conducted by segmenting the resistance with Test Element Groups (TEGs) at wafer level. And the process windows and local variations from fabricated devices are electrically verified by core failure analysis. Through this investigation, we proposed the scalable methodology that can sustain generational scalability of DRAM.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Materials Challenges for sub-20nm lithography
    Thackeray, James W.
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVIII, 2011, 7972
  • [2] Thermal stability and Reliability in SiGe pMOSFETs for sub-20nm DRAM applications
    Son, Yunik
    Noh, Kyung Bong
    Aoulaiche, Marc
    Ritzenthaler, Romain
    Schram, Tom
    Spessot, Alessio
    Fazan, Pierre
    Cho, Moonju
    Franco, Jacopo
    Horiguchi, Naoto
    Thean, Aaron
    2014 IEEE 6TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2014,
  • [3] Fracture of Sub-20nm Ultrathin Gold Nanowires
    Lu, Yang
    Song, Jun
    Huang, Jian Yu
    Lou, Jun
    ADVANCED FUNCTIONAL MATERIALS, 2011, 21 (20) : 3982 - 3989
  • [4] Efficiently Realizing Weak Cell Aware DRAM Error Tolerance for Sub-20nm Technology Nodes
    Wang, Hao
    Zhao, Kai
    Zhang, Tong
    2015 IEEE 7TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2015, : 57 - 60
  • [5] The challenges of sub-20nm shallow trench isolation etching
    Zhou, Hui
    Ji, Xiaosong
    Srinivasan, Sunil
    He, Jim
    Hua, Xuefeng
    Agarwal, Ankur
    Rauf, Shahid
    Todorow, Valentin N.
    Choi, Jinhan
    Khan, Anisul
    SOLID STATE TECHNOLOGY, 2013, 56 (04) : 14 - 18
  • [6] EUV mask inspection study for sub-20nm device
    Shin, Inkyun
    Yoon, Gisung
    Na, Ji Hoon
    Chung, Paul D. H.
    Jeon, Chanuk
    PHOTOMASK TECHNOLOGY 2012, 2012, 8522
  • [7] A Novel technique for the fabrication of sub-20nm metallic wires
    Hoole, ACF
    Broers, AN
    MICROELECTRONIC ENGINEERING, 1996, 30 (1-4) : 467 - 470
  • [8] High Performance PRAM Cell Scalable to sub-20nm technology with below 4F2 Cell Size, Extendable to DRAM Applications
    Kim, I. S.
    Cho, S. L.
    Im, D. H.
    Cho, E. H.
    Kim, D. H.
    Oh, G. H.
    Ahn, D. H.
    Park, S. O.
    Nam, S. W.
    Moon, J. T.
    Chung, C. H.
    2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 203 - 204
  • [9] A Study on the use of Parallel Wiring Techniques for Sub-20nm Designs
    Ewetz, Rickard
    Liu, Wen-Hao
    Chao, Kai-Yuan
    Wang, Ting-Chi
    Koh, Cheng-Kok
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 129 - 134
  • [10] Exploring Sub-20nm FinFET Design with Predictive Technology Models
    Sinha, Saurabh
    Yeric, Greg
    Chandra, Vikas
    Cline, Brian
    Cao, Yu
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 283 - 288