Investigation of Sub-20nm 4th generation DRAM cell transistor's parasitic resistance and scalable methodology for Sub-20nm era

被引:9
|
作者
Jeong, Shinwoo [1 ]
Lee, Jin-Seong [1 ]
Jang, Jiuk [1 ]
Kim, Jooncheol [1 ]
Shin, Hyunsu [1 ]
Kim, Ji Hun [1 ]
Song, Jeongwoo [1 ]
Woo, Dongsoo [1 ]
Oh, Jeonghoon [1 ]
Lee, Jooyoung [1 ]
机构
[1] Samsung Elect Co, DRAM Prod & Technol, Pyeongtaek 17786, South Korea
关键词
sub-20nm DRAM; Cell transistor; DCC; GBC; tRDL;
D O I
10.1109/IRPS48203.2023.10118270
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The component of cell parasitic resistance at sub-20nm 4th generation DRAM cell transistor is investigated. To evaluate the cell characteristics, the Gate Buried Contact (GBC) to Active contact formation method with varied dopant concentrations was studied. We have discovered a scalable methodology that simultaneously reduces parasitic resistance and leakage with regard to Gate Induced Drain Leakage (GIDL). Also, we proved the importance of interface quality of Direct Contact on Cell (DCC) in order to reduce the parasitic resistance. The failure analysis is conducted by segmenting the resistance with Test Element Groups (TEGs) at wafer level. And the process windows and local variations from fabricated devices are electrically verified by core failure analysis. Through this investigation, we proposed the scalable methodology that can sustain generational scalability of DRAM.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] In-Situ Delayering in Atomic Force Microscope for Sub-20nm Technology Devices
    Yap, Matthew
    Wei, Teo Chea
    Narang, Vinod
    2018 25TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2018,
  • [22] Study of high sensitivity DUV inspection for sub-20nm devices with complex OPCs
    Han, Sang Hoon
    Jung, Hong Yul
    Lee, Sun Pyo
    Kang, In-Yong
    Yoon, Gi Sung
    Chung, Dong Hoon
    Jeon, Chan-Uk
    Brand, Yulia
    Eran, Yair
    Bar-Shean, Yoad
    Chereshnya, Alexander
    Lyu, Chung Ki
    PHOTOMASK TECHNOLOGY 2014, 2014, 9235
  • [23] SIGNAL PROCESSING TECHNIQUES FOR RELIABILITY IMPROVEMENT OF SUB-20NM NAND FLASH MEMORY
    Lee, Dong-hwan
    Kim, Jonghong
    Sung, Wonyong
    2013 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2013, : 318 - 323
  • [24] OBSERVATION OF SUB-20NM LINE-DEFECTS IN GRAPHENE BY FRICTION FORCE MICROSCOPY
    Jia, Yuehui
    Wang, Zidong
    Gong, Xin
    Peng, Pei
    Ren, Liming
    Fu, Yunyi
    Zhang, Han
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [25] Novel Material Development for EUV Resist towards sub-20nm half pitch
    Shioya, Takeo
    Maruyama, Ken
    Kimura, Tooru
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2011, 24 (02) : 199 - 204
  • [26] Enabling Thermal IL and ALD HfOx Integration for Sub-20nm Gate Stack
    Hung, S.
    Mahapatra, S.
    Sato, T.
    Bevan, M.
    Noori, A.
    McDougal, B.
    Ni, C.
    Hong, H.
    Lazik, C.
    Joshi, K.
    Mukhopadhyay, S.
    Rajamohanan, B.
    Datta, S.
    Liu, P.
    Chu, D.
    Date, L.
    Brand, A.
    Swenberg, J.
    Chang, C. -P.
    Mahajani, M.
    2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,
  • [27] Middle of Line (MoL) Cleaning Challenges in Sub-20nm Node Device Manufacturing
    Singh, SherJang
    Muralidhar, Pranesh
    Mallabar, Samuel
    Scott, Silas
    ULTRA CLEAN PROCESSING OF SEMICONDUCTOR SURFACES XIII, 2016, 255 : 105 - 110
  • [28] Manufacturability of computation lithography mask: Current limit and requirements for sub-20nm node
    Choi, Jin
    Kang, In-Yong
    Park, Ji Soong
    Shin, In Kyun
    Jeon, Chan-Uk
    OPTICAL MICROLITHOGRAPHY XXVI, 2013, 8683
  • [29] Sub-20nm Logic Lithography Optimization with Simple OPC and Multiple Pitch Division
    Smayling, Michael C.
    Axelrad, Valery
    Tsujita, Koichiro
    Yaegashi, Hidetami
    Nakayama, Ryo
    Oyama, Kenichi
    Gyoda, Yuichi
    OPTICAL MICROLITHOGRAPHY XXV, PTS 1AND 2, 2012, 8326
  • [30] Laser Spike Annealing Resolves Sub-20nm Logic Device Manufacturing Challenges
    Wang, Yun
    SOLID STATE TECHNOLOGY, 2014, 57 (08) : 16 - 20