Investigation of Sub-20nm 4th generation DRAM cell transistor's parasitic resistance and scalable methodology for Sub-20nm era

被引:9
|
作者
Jeong, Shinwoo [1 ]
Lee, Jin-Seong [1 ]
Jang, Jiuk [1 ]
Kim, Jooncheol [1 ]
Shin, Hyunsu [1 ]
Kim, Ji Hun [1 ]
Song, Jeongwoo [1 ]
Woo, Dongsoo [1 ]
Oh, Jeonghoon [1 ]
Lee, Jooyoung [1 ]
机构
[1] Samsung Elect Co, DRAM Prod & Technol, Pyeongtaek 17786, South Korea
关键词
sub-20nm DRAM; Cell transistor; DCC; GBC; tRDL;
D O I
10.1109/IRPS48203.2023.10118270
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The component of cell parasitic resistance at sub-20nm 4th generation DRAM cell transistor is investigated. To evaluate the cell characteristics, the Gate Buried Contact (GBC) to Active contact formation method with varied dopant concentrations was studied. We have discovered a scalable methodology that simultaneously reduces parasitic resistance and leakage with regard to Gate Induced Drain Leakage (GIDL). Also, we proved the importance of interface quality of Direct Contact on Cell (DCC) in order to reduce the parasitic resistance. The failure analysis is conducted by segmenting the resistance with Test Element Groups (TEGs) at wafer level. And the process windows and local variations from fabricated devices are electrically verified by core failure analysis. Through this investigation, we proposed the scalable methodology that can sustain generational scalability of DRAM.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Stitching-Aware In-Design DPT Auto Fixing for Sub-20nm Logic Devices
    Choi, Soo-Han
    Krishna, Sai K. V. V. S.
    Pemberton-Smith, David
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XI, 2017, 10148
  • [42] Fabricating vertically aligned sub-20nm Si nanowire arrays by chemical etching and thermal oxidation
    Li, Luping
    Fang, Yin
    Xu, Cheng
    Zhao, Yang
    Zang, Nanzhi
    Jiang, Peng
    Ziegler, Kirk J.
    NANOTECHNOLOGY, 2016, 27 (16)
  • [43] Higher NMOS Single Event Transient Susceptibility Compared to PMOS in Sub-20nm Bulk FinFET
    Sun, Qian
    Guo, Yang
    Liang, Bin
    Tao, Ming
    Chi, Yaqing
    Huang, Pengcheng
    Wu, Zhenyu
    Luo, Deng
    Chen, Jianjun
    IEEE ELECTRON DEVICE LETTERS, 2023, 44 (10) : 1712 - 1715
  • [44] Electrical validation of the integration of 193i and DSA for sub-20nm metal cut patterning
    Liu, Chi-Chun
    Farrell, Richard
    Lai, Kafai
    Mignot, Yann
    Liu, Eric
    Guo, Jing
    Ido, Yasuyuki
    Muramatsu, Makoto
    Felix, Nelson
    Hetzer, David
    Ko, Akiteru
    Arnold, John
    Corliss, Daniel
    NOVEL PATTERNING TECHNOLOGIES FOR SEMICONDUCTORS, MEMS/NEMS, AND MOEMS 2019, 2019, 10958
  • [45] Device parameter optimization for sub-20nm node HK/MG-last bulk FinFETs
    许淼
    殷华湘
    朱慧珑
    马小龙
    徐唯佳
    张永奎
    赵治国
    罗军
    杨红
    李春龙
    孟令款
    洪培真
    项金娟
    高建峰
    徐强
    熊文娟
    王大海
    李俊峰
    赵超
    陈大鹏
    杨士宁
    叶甜春
    Journal of Semiconductors, 2015, 36 (04) : 70 - 73
  • [46] Device parameter optimization for sub-20nm node HK/MG-last bulk FinFETs
    许淼
    殷华湘
    朱慧珑
    马小龙
    徐唯佳
    张永奎
    赵治国
    罗军
    杨红
    李春龙
    孟令款
    洪培真
    项金娟
    高建峰
    徐强
    熊文娟
    王大海
    李俊峰
    赵超
    陈大鹏
    杨士宁
    叶甜春
    Journal of Semiconductors, 2015, (04) : 70 - 73
  • [47] An ultra-thin hybrid floating gate concept for Sub-20nm NAND flash technologies
    Wellekens D.
    Blomme P.
    Rosmeulen M.
    Schram T.
    Cacciato A.
    Debusschere I.
    Van Aerde S.
    Van Houdt J.
    2011 3rd IEEE International Memory Workshop, IMW 2011, 2011,
  • [48] Methodology for determining CD-SEM measurement condition of sub-20nm resist patterns for 0.33NA EUV lithography
    Okai, Nobuhiro
    Lavigne, Erin
    Hitomi, Keiichiro
    Halle, Scott
    Hotta, Shoji
    Koshihara, Shunsuke
    Tanaka, Junichi
    Bailey, Todd
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXIX, 2015, 9424
  • [49] Sub-20nm Lithography Negative Tone Chemically Amplified Resists using Cross-Linker Additives
    Kulshreshtha, Prashant K.
    Maruyama, Ken
    Kiani, Sara
    Dhuey, Scott
    Perera, Pradeep
    Blackwell, James
    Olynick, Deirdre
    Ashby, Paul D.
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXX, 2013, 8682
  • [50] Negative Tone Imaging (NTI) with KrF: Extension of 248nm IIP Lithography to under sub-20nm Logic Device
    Oh, Tae-Hwan
    Kim, Tae-Sun
    Kim, Yura
    Kim, Jahee
    Heo, Sujeong
    Youn, Bumjoon
    Seo, Jaekyung
    Yoon, Kwang-Sub
    Choi, Byoung-il
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXX, 2013, 8682