Low power adiabatic logic based on FinFETs

被引:0
|
作者
LIAO Nan [1 ]
CUI XiaoXin [1 ]
LIAO Kai [1 ]
MA KaiSheng [1 ]
WU Di [1 ]
WEI Wei [1 ]
LI Rui [1 ]
YU DunShan [1 ]
机构
[1] Institute of Microelectronics,Peking University
关键词
leakage power; FinFET; adiabatic logic; power reduction; limiting frequency;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
0805 ; 080501 ; 080502 ; 080903 ;
摘要
With the aggressive scaling of device technology,the leakage power has become the main part of power consumption,which seriously reduces the energy recovery efciency of adiabatic logic.In this paper,a novel low-power adiabatic logic based on FinFET devices has been proposed.Due to the lower leakage current,higher on-state current and design flexibility of FinFETs,the proposed adiabatic logic shows considerable power reduction,performance improvement and area saving compared with CMOS adiabatic logic.An 8-state clock chain as the test circuit has been demonstrated based on the 32-nm FinFET Predictive Technology Model.The simulation results show that adiabatic circuit based on FinFET devices achieves a power reduction of up to84.8%and a limiting frequency of up to 55 GHz.
引用
收藏
页码:194 / 206
页数:13
相关论文
共 50 条
  • [41] A Novel Technique in Adiabatic Logic for Ultra Low Power IN DSM Technology
    Khan, Mohd. Farid
    Panwar, Uday
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 2012 - 2017
  • [42] Low power adiabatic programmable logic array with APDL-2
    Yang, WJ
    Zhou, Y
    Lau, KT
    ELECTRONICS LETTERS, 2003, 39 (21) : 1501 - 1502
  • [43] Approximate Adiabatic Logic for Low-Power and Secure Edge Computing
    Yang, Wu
    Thapliyal, Himanshu
    IEEE CONSUMER ELECTRONICS MAGAZINE, 2022, 11 (01) : 88 - 93
  • [44] Modified Positive Feedback Adiabatic Logic for Ultra Low Power VLSI
    Kushawaha, Shiv Pratap Singh
    Sasamal, Trailokya Nath
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND SECURITY (ICCCS), 2015,
  • [45] Design of low power differential logic using adiabatic switching technique
    Lo, CK
    Chan, PCH
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A33 - A36
  • [46] Modified Positive Feedback Adiabatic Logic for Ultra Low Power Adder
    Kushawaha, Shiv Pratap Singh
    Sasamal, Trailokya Nath
    2016 SECOND INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE & COMMUNICATION TECHNOLOGY (CICT), 2016, : 378 - 381
  • [47] LOW POWER ADIABATIC PROGRAMMABLE LOGIC ARRAY WITH SINGLE CLOCK IAPDL
    Yang, W. J.
    Zhou, Y.
    Lau, K. T.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2008, 17 (02) : 211 - 219
  • [48] Modified Positive Feedback Adiabatic Logic for Ultra Low Power VLSI
    Kushawaha, Shiv Pratap Singh
    Sasamal, Trailokya Nath
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [49] Low-power adiabatic computing with NMOS energy recovery logic
    Kim, C
    Yoo, SM
    Kang, SM
    ELECTRONICS LETTERS, 2000, 36 (16) : 1349 - 1350
  • [50] Nanoscale FinFETs for low power applications
    Rösner, W
    Landgraf, E
    Kretz, J
    Dreeskornfeld, L
    Schäfer, H
    Städele, M
    Schulz, T
    Hofmann, F
    Luyken, RJ
    Specht, M
    Hartwich, J
    Pamler, W
    Risch, L
    SOLID-STATE ELECTRONICS, 2004, 48 (10-11) : 1819 - 1823