The sampling network for a 16-channel time-interleaved ADC

被引:0
|
作者
Ji, Pengfei [1 ]
Liu, Chengyuan [1 ]
Dang, Li [1 ]
Li, Shaoxuan [1 ]
Ding, Ruixue [1 ,2 ]
Liu, Shubin [1 ,2 ]
Zhu, Zhangming [1 ,2 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Analog Integrated Circuits & Syst, Minist Educ, Xian 710071, Peoples R China
[2] Xidian Univ, Hangzhou Inst Technol, Hangzhou 311200, Peoples R China
基金
中国国家自然科学基金;
关键词
Bootstrapped switch; Sampling network; Source follower; Time-interleaved ADC; SAR ADC;
D O I
10.1016/j.mejo.2025.106563
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a sampling network for an 8-bit, 16 GS/s, 16-channel time-interleaved analogto-digital converter (ADC) implemented in a 28 nm CMOS process. The network is based on a two-stage resampling architecture. A current-feedback source follower is employed as the buffer, improving the speed and linearity of the buffering stages. Additionally, a novel parallel-path bootstrapped switch is introduced, which significantly enhances the sampling speed. The design also incorporates 4-phase, 4 GHz clocks for the first-stage switches and 16-phase, 1 GHz clocks for the second-stage switches. The entire sampling network occupies an area of 0.2 mm2 and consumes a total power of 63.95 mW. Post-simulation results demonstrate that the sampling network achieves a bandwidth exceeding 9 GHz, with a signal-to-noise plus distortion ratio (SNDR) of 57.6 dB and a spurious-free dynamic range (SFDR) of 62.1 dB at the Nyquist input frequency.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] A time-interleaved ADC calibration technique for spectrum monitoring applications
    Baran, Dursun
    MICROELECTRONICS JOURNAL, 2022, 123
  • [42] Frequency Estimation Based on Complex Correlation with Time-interleaved ADC
    Ye Zhonghui
    Jiang Zhidi
    Wang Pengjun
    Wang Kang
    2015 IEEE International Conference on Signal Processing, Communications and Computing (ICSPCC), 2015, : 694 - 697
  • [43] Time-interleaved A/D converter with channel randomization
    Jin, HW
    Lee, E
    Hassoun, M
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 425 - 428
  • [44] "Split ADC" Calibration for All-Digital Correction of Time-Interleaved ADC Errors
    McNeill, John A.
    David, Christopher
    Coln, Michael
    Croughwell, Rosa
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (05) : 344 - 348
  • [45] A digital calibration technique for N-channel time-interleaved ADC based on simulated annealing algorithm
    Zhang, Yuhao
    Han, Chenxi
    Liu, Shubin
    MICROELECTRONICS JOURNAL, 2023, 133
  • [46] LMS-FIR Based Digital Background Calibration for the Four-channel Time-Interleaved ADC
    Wang, Yongsheng
    Li, Shanshan
    Wang, Ruoyang
    Liu, Xiaowei
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 391 - 394
  • [47] Calibration and Equalization Methods for Mismatch Errors in a High Frequency Two-channel Time-interleaved ADC
    Konuk, Baris
    Hakyemez, Serkan Ender
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 258 - 261
  • [48] A sample-time error compensation technique for time-interleaved ADC systems
    Haftbaradaran, Afshin
    Martin, Kenneth W.
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 341 - 344
  • [49] A 20GHz bandwidth, 4b photoconductive-sampling time-interleaved CMOS ADC
    Nathawad, LY
    Urata, R
    Wooley, BA
    Miller, DAB
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 320 - +
  • [50] A Stacked-packaged 16-channel ADC for Ultrasound Application
    Wu, Yimin
    Chen, Yongzhen
    Li, Manxin
    Ye, Fan
    Ren, Junyan
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 245 - 248