Wafer level chip-scale packaging: Evolving to meet a growing application space

被引:0
|
作者
机构
[1] Kunesh, Robert F.
来源
Kunesh, R.F. (bob.kunesh@amkor.com) | 1600年 / IMAPS-International Microelectronics and Packaging Society卷 / 40期
关键词
Mobile computing - Chip scale packages;
D O I
暂无
中图分类号
学科分类号
摘要
Demand for Wafer level Chip-Scale Packaging (WLC-SP) is increasing due to growing number of applications such as in smart phones and tablets. WLC-SP is suitable for these mobile applications, as it offers the smallest die sized footprint along with robust board level test reliability. Majority of the mobile applications use WLCSP and 92% of all WLCSP packages are assembled into handsets. Widespread use of WLCSP for highly integrated wireless connectivity 'combo' chips has required development of processes and materials to extend the qualification range for WLCSP to larger die. This packaging technology is being used in devices with 7 mm/side, with I/O counts greater than 200. Analog and mixed signal applications also continue to represent a major portion of WLCSP demand, while connectivity devices are driving WLCSP on 300mm wafers at the 65nm technology node.
引用
收藏
相关论文
共 50 条
  • [1] Wafer-level Optical Packaging for Chip-scale Atomic Magnetometers
    Gan, Qi
    Wu, Lei
    Ji, Yu
    Shang, Jintang
    2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [2] Drop Failure Modes of A Wafer-Level Chip-Scale Packaging
    Huang, Mingliang
    Liu, Shuang
    Zhao, Ning
    Long, Haohui
    Li, Jianhui
    Hong, Weiqiang
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 1094 - +
  • [3] Chip-scale packaging of a gyroscope using wafer bonding
    Sparks, D
    Slaughter, D
    Beni, R
    Jordan, L
    Chia, M
    Rich, D
    Johnson, J
    Vas, T
    SENSORS AND MATERIALS, 1999, 11 (04) : 197 - 207
  • [4] Application realities of chip-scale packaging
    Circuits Assembly, 1997, 8 (07): : 38 - 40
  • [5] Wafer-level chip-scale packaging for low-end RF products
    Bartek, M
    Zilber, B
    Teomin, D
    Polyakov, A
    Sinaga, S
    Mendes, PM
    Burghartz, JN
    2004 Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, Digest of Papers, 2004, : 41 - 44
  • [6] Microstrip silicon-MEMS package for wafer-level chip-scale microwave packaging
    Lee, HY
    Kwon, YS
    Song, YT
    Park, JY
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (9A): : 5531 - 5535
  • [7] Microstrip silicon-MEMS package for wafer-level chip-scale microwave packaging
    Lee, H.-Y. (hylee@ajou.ac.kr), 1600, Japan Society of Applied Physics (42):
  • [8] Wafer level and substrate level chip scale packaging
    Young, JL
    INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, 1999, : 232 - 235
  • [9] Advances in wafer level and chip scale packaging
    da Silveira, E
    29TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2004, : 251 - 254
  • [10] Chip-scale packaging primer
    Malatesta, James
    Bauer, Ron
    Printed Circuit Design, 2000, 17 (03):