Wafer level chip-scale packaging: Evolving to meet a growing application space

被引:0
|
作者
机构
[1] Kunesh, Robert F.
来源
Kunesh, R.F. (bob.kunesh@amkor.com) | 1600年 / IMAPS-International Microelectronics and Packaging Society卷 / 40期
关键词
Mobile computing - Chip scale packages;
D O I
暂无
中图分类号
学科分类号
摘要
Demand for Wafer level Chip-Scale Packaging (WLC-SP) is increasing due to growing number of applications such as in smart phones and tablets. WLC-SP is suitable for these mobile applications, as it offers the smallest die sized footprint along with robust board level test reliability. Majority of the mobile applications use WLCSP and 92% of all WLCSP packages are assembled into handsets. Widespread use of WLCSP for highly integrated wireless connectivity 'combo' chips has required development of processes and materials to extend the qualification range for WLCSP to larger die. This packaging technology is being used in devices with 7 mm/side, with I/O counts greater than 200. Analog and mixed signal applications also continue to represent a major portion of WLCSP demand, while connectivity devices are driving WLCSP on 300mm wafers at the 65nm technology node.
引用
收藏
相关论文
共 50 条
  • [41] Wafer level chip scale packaging (WL-CSP): An overview
    Garrou, P
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 198 - 205
  • [42] Back end process development for wafer level Chip Scale Packaging
    Chang, P
    Erhardt, R
    SMTA INTERNATIONAL PROCEEDINGS OF THE TECHNICAL PROGRAM, 1999, : 147 - 152
  • [43] Ball impact responses and failure analysis of wafer-level chip-scale packages
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Chang, Hsiao-Chuan
    Kao, Chin-Li
    EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 179 - 184
  • [44] Reliability and characteristics of wafer-level chip-scale packages under current stress
    Chen, Po-Ying
    Kung, Heng-Yu
    Lai, Yi-Shao
    Tsai, Ming Hsiung
    Yeh, Wen-Kuan
    Japanese Journal of Applied Physics, 2008, 47 (2 PART 1): : 819 - 823
  • [45] Investigation of electromigration reliability of redistribution lines in wafer-level chip-scale packages
    Kao, Chin-Li
    Chen, Tei-Chen
    Lai, Yi-Shao
    Chiu, Ying-Ta
    MICROELECTRONICS RELIABILITY, 2014, 54 (11) : 2471 - 2478
  • [46] LASER MULTI BEAM FULL CUT DICING OF WAFER LEVEL CHIP-SCALE PACKAGES
    van Borkulo, Jeroen
    Tan, Eric M. M.
    van der Stam, Richard
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 337 - 342
  • [47] Reliability and characteristics of wafer-level chip-scale packages under current stress
    Chen, Po-Ying
    Kung, Heng-Yu
    Lai, Yi-Shao
    Tsai, Ming Hsiung
    Yeh, Wen-Kuan
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (02) : 819 - 823
  • [48] Test Cost Reduction Methodology for InFO Wafer-Level Chip-Scale Package
    Wang, Kai-Li
    Lin, Bing-Yang
    Wu, Cheng-Wen
    Lee, Mincent
    Chen, Hao
    Lin, Hung-Chih
    Peng, Ching-Nen
    Wang, Min-Jer
    IEEE DESIGN & TEST, 2017, 34 (03) : 50 - 58
  • [49] Effect of Parametric Randomness on Reliability Analysis of Wafer-Level Chip-Scale Packages
    Wu, Wen-Fang
    Hsu, Teng-Kai
    Su, Chih-Yen
    Chen, Yao-Chung
    Hsu, Yao
    2008 EMAP CONFERENCE PROCEEDINGS, 2008, : 297 - +
  • [50] On-chip isolation in wafer-level chip-scale packages: Substrate thinning and circuit partitioning by trenches
    Sinaga, SM
    Polyakov, A
    Bartek, M
    Burghartz, JN
    2003 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 2003, 5288 : 768 - 773