Wafer level chip-scale packaging: Evolving to meet a growing application space

被引:0
|
作者
机构
[1] Kunesh, Robert F.
来源
Kunesh, R.F. (bob.kunesh@amkor.com) | 1600年 / IMAPS-International Microelectronics and Packaging Society卷 / 40期
关键词
Mobile computing - Chip scale packages;
D O I
暂无
中图分类号
学科分类号
摘要
Demand for Wafer level Chip-Scale Packaging (WLC-SP) is increasing due to growing number of applications such as in smart phones and tablets. WLC-SP is suitable for these mobile applications, as it offers the smallest die sized footprint along with robust board level test reliability. Majority of the mobile applications use WLCSP and 92% of all WLCSP packages are assembled into handsets. Widespread use of WLCSP for highly integrated wireless connectivity 'combo' chips has required development of processes and materials to extend the qualification range for WLCSP to larger die. This packaging technology is being used in devices with 7 mm/side, with I/O counts greater than 200. Analog and mixed signal applications also continue to represent a major portion of WLCSP demand, while connectivity devices are driving WLCSP on 300mm wafers at the 65nm technology node.
引用
收藏
相关论文
共 50 条
  • [31] Electromigration Reliability of Redistribution Lines in Wafer-level Chip-Scale Packages
    Lai, Yi-Shao
    Kao, Chin-Li
    Chiu, Ying-Ta
    Appelt, Bernd K.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 326 - 331
  • [32] Wafer-Level Assembly of Physics Package for Chip-Scale Atomic Clocks
    Guo, Ping
    Meng, Hongling
    Dan, Lin
    Zhao, Jianye
    IEEE SENSORS JOURNAL, 2022, 22 (07) : 6387 - 6398
  • [33] Chip-scale packaging halves DRAM size
    Chin, S
    ELECTRONIC PRODUCTS MAGAZINE, 1999, 42 (06): : 26 - 26
  • [34] Chip-scale packaging approach cuts losses
    Browne, Jack
    MICROWAVES & RF, 2008, 47 (05) : 58 - 58
  • [35] Investigations of board-level drop reliability of wafer-level chip-scale packages
    Lai, Yi-Shao
    Yeh, Chang-Lin
    Wang, Ching-Chun
    JOURNAL OF ELECTRONIC PACKAGING, 2007, 129 (01) : 105 - 108
  • [36] Chip-scale packaging gets tougher and tinier
    Morrison, D
    ELECTRONIC PRODUCTS MAGAZINE, 1999, 41 (09): : 23 - 23
  • [37] Reliable hermetic MEMS chip-scale packaging
    Durante, G. Spinola
    James, R. . Jose
    Bosshard, C.
    Muller, C.
    Baborowski, J.
    Pezous, A.
    Cardot, F.
    Dubois, M. -A
    Neels, A.
    Dommann, A.
    EMPC-2011: 18TH EUROPEAN MICROELECTRONICS & PACKAGING CONFERENCE, 2011,
  • [38] Chip-scale packaging is ready for prime time
    Monticelli, D
    ELECTRONIC DESIGN, 2001, 49 (03) : 46 - 46
  • [39] Wafer level flip chip packaging
    Tong, QK
    Ma, B
    Savoca, A
    MICRO MATERIALS, PROCEEDINGS, 2000, : 244 - 244
  • [40] Laser-assisted selective bonding for wafer-level & chip-scale vacuum packaging of MEMS and related micro systems
    Yi, T
    Malshe, AP
    Brown, WD
    2002 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 2002, 4931 : 93 - 98