FPGA-Based Improved Background Subtraction for Ultra-Low Latency

被引:0
|
作者
Oshima, Yoshiyuki [1 ]
Yamaguchi, Yoshiki [1 ,2 ]
Tsugami, Ryohei [3 ]
Fujiwara, Toshihito [3 ]
Fukui, Tatsuya [3 ]
Narikawa, Satoshi [3 ]
机构
[1] Univ Tsukuba, Grad Sch Sci & Technol, Tsukuba Shi, Ibaraki 3058573, Japan
[2] Kumamoto Univ, Res & Educ Inst Semicond & Informat, Kumamoto Shi, Kumamoto 8608555, Japan
[3] NTT Corp, NTT Access Network Serv Syst Labs, Musashino, Tokyo 1808585, Japan
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Streaming media; Real-time systems; Performance evaluation; Hardware; Low latency communication; Image color analysis; Optical fiber networks; Field programmable gate arrays; Accuracy; Software; FPGA; hardware direct implementation; low-latency; stream processing; background subtraction; background removal;
D O I
10.1109/ACCESS.2024.3483548
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, advancements in telecommunication technology have led to the proliferation of high-speed, large-capacity, low-latency communication. The COVID-19 pandemic has also accelerated the adoption of remote work globally, making real-time remote communication applications like web conferencing crucial for business, education, and other sectors. Despite the various demands for streaming applications, existing services often fail to meet the requirements of scenarios demanding ultra-low latency, such as surgical operations, remote control of automobiles, and real-time collaborative performances. To address this, we explored using FPGAs to achieve ultra-low latency processing in image processing tasks, explicitly focusing on background removal. Our study demonstrated the feasibility of using commercially available FPGA devices to reduce latency in background subtraction significantly compared to conventional methods. The results indicate that FPGA-based processing can provide the ultra-low latency needed for critical applications, enhancing the performance and user experience in remote operations and real-time streaming.
引用
收藏
页码:164063 / 164080
页数:18
相关论文
共 50 条
  • [41] Ultra-low Latency Continuous Block-parallel Stream Windowing using FPGA On-chip Memory
    Wong, Justin S. J.
    Shi, Runbin
    Wang, Maolin
    So, Hayden K. -H.
    2017 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY (ICFPT), 2017, : 56 - 63
  • [42] Energy-Efficient Low-Latency Signed Multiplier for FPGA-Based Hardware Accelerators
    Ullah, Salim
    Nguyen, Tuan Duy Anh
    Kumar, Akash
    IEEE EMBEDDED SYSTEMS LETTERS, 2021, 13 (02) : 41 - 44
  • [43] Submicrosecond Latency Video Compression in a Low-End FPGA-based System-on-Chip
    Alonso, Tobias
    Ruiz, Mario
    Lopez Garcia-Arias, Angel
    Sutter, Gustavo
    Lopez de Vergara, Jorge E.
    2018 28TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2018, : 355 - 359
  • [44] FPGA-Based Label Processor for Low Latency and Large Port Count Optical Packet Switches
    Calabretta, Nicola
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2012, 30 (19) : 3173 - 3181
  • [45] Low-Latency In Situ Image Analytics With FPGA-Based Quantized Convolutional Neural Network
    Wang, Maolin
    Lee, Kelvin C. M.
    Chung, Bob M. F.
    Bogaraju, Sharatchandra Varma
    Ng, Ho-Cheung
    Wong, Justin S. J.
    Shum, Ho Cheung
    Tsia, Kevin K.
    So, Hayden Kwok-Hay
    IEEE TRANSACTIONS ON NEURAL NETWORKS AND LEARNING SYSTEMS, 2022, 33 (07) : 2853 - 2866
  • [46] Design and implementation of a modular, low latency, fault-aware, FPGA-based Network Interface
    Ammendola, Roberto
    Biagioni, Andrea
    Frezza, Ottorino
    Lo Cicero, Francesca
    Lonardo, Alessandro
    Paolucci, Pier Stanislao
    Rossetti, Davide
    Simula, Francesco
    Tosoratto, Laura
    Vicini, Piero
    2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [47] 4-Gbps low-latency FPGA-based underwater wireless optical communication
    Zhang, Tianyi
    Fei, Chao
    Wang, Yuan
    Du, Ji
    Xie, Yitong
    Zhang, Fei
    Tian, Jiahan
    Zhang, Guowu
    Wang, Gaoxuan
    Hong, Xiaojian
    He, Sailing
    OPTICS EXPRESS, 2024, 32 (21): : 36207 - 36222
  • [48] Area-Optimized Low-Latency Approximate Multipliers for FPGA-based Hardware Accelerators
    Ullah, Salim
    Rehman, Semeen
    Prabakaran, Bharath Srinivas
    Kriebel, Florian
    Hanif, Muhammad Abdullah
    Shafique, Muhammad
    Kumar, Akash
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [49] LTrans-OPU: A Low-Latency FPGA-based Overlay Processor for Transformer Networks
    Bai, Yueyin
    Zhou, Hao
    Zhao, Keqing
    Zhang, Manting
    Chen, Jianli
    Yu, Jun
    Wang, Kun
    2023 33RD INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2023, : 283 - 287
  • [50] Quantifying Energy and Latency Improvements of FPGA-Based Sensors for Low-Cost Spectrum Monitoring
    Bhattacharya, Arani
    Chen, Han
    Milder, Peter
    Das, Samir R.
    2018 IEEE INTERNATIONAL SYMPOSIUM ON DYNAMIC SPECTRUM ACCESS NETWORKS (DYSPAN), 2018,