FPGA-Based Improved Background Subtraction for Ultra-Low Latency

被引:0
|
作者
Oshima, Yoshiyuki [1 ]
Yamaguchi, Yoshiki [1 ,2 ]
Tsugami, Ryohei [3 ]
Fujiwara, Toshihito [3 ]
Fukui, Tatsuya [3 ]
Narikawa, Satoshi [3 ]
机构
[1] Univ Tsukuba, Grad Sch Sci & Technol, Tsukuba Shi, Ibaraki 3058573, Japan
[2] Kumamoto Univ, Res & Educ Inst Semicond & Informat, Kumamoto Shi, Kumamoto 8608555, Japan
[3] NTT Corp, NTT Access Network Serv Syst Labs, Musashino, Tokyo 1808585, Japan
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Streaming media; Real-time systems; Performance evaluation; Hardware; Low latency communication; Image color analysis; Optical fiber networks; Field programmable gate arrays; Accuracy; Software; FPGA; hardware direct implementation; low-latency; stream processing; background subtraction; background removal;
D O I
10.1109/ACCESS.2024.3483548
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, advancements in telecommunication technology have led to the proliferation of high-speed, large-capacity, low-latency communication. The COVID-19 pandemic has also accelerated the adoption of remote work globally, making real-time remote communication applications like web conferencing crucial for business, education, and other sectors. Despite the various demands for streaming applications, existing services often fail to meet the requirements of scenarios demanding ultra-low latency, such as surgical operations, remote control of automobiles, and real-time collaborative performances. To address this, we explored using FPGAs to achieve ultra-low latency processing in image processing tasks, explicitly focusing on background removal. Our study demonstrated the feasibility of using commercially available FPGA devices to reduce latency in background subtraction significantly compared to conventional methods. The results indicate that FPGA-based processing can provide the ultra-low latency needed for critical applications, enhancing the performance and user experience in remote operations and real-time streaming.
引用
收藏
页码:164063 / 164080
页数:18
相关论文
共 50 条
  • [11] Ultra-Low Latency Mobile Networking
    Chen, Kwang-Cheng
    Zhang, Tao
    Gitlin, Richard D.
    Fettweis, Gerhard
    IEEE NETWORK, 2019, 33 (02): : 181 - 187
  • [12] FPGA-based Accelerators System with Low Latency Autonomous DMA Engine
    Yokono, Tomoya
    Yamabe, Yoshiro
    Tanaka, Kenji
    Arikawa, Yuki
    Ishizaki, Teruaki
    2022 IEEE 30TH INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2022), 2022, : 253 - 253
  • [13] An FPGA-Based Low-Latency Network Processing for Spark Streaming
    Nakamura, Kohei
    Hayashi, Ami
    Matsutani, Hiroki
    2016 IEEE INTERNATIONAL CONFERENCE ON BIG DATA (BIG DATA), 2016, : 2410 - 2415
  • [14] Ultra-low power logic in memory with commercial grade memristors and FPGA-based smart-IMPLY architecture
    Benatti, Lorenzo
    Zanotti, Tommaso
    Pavan, Paolo
    Puglisi, Francesco Maria
    MICROELECTRONIC ENGINEERING, 2023, 280
  • [15] Ultra-Low power NEMS FPGA
    Han, Sijing
    Sirigiri, Vijay
    Saab, Daniel G.
    Tabib-Azar, Massood
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 533 - 538
  • [16] An Ultra-low Overhead LUT-based PUF for FPGA
    Wang, Jiadong
    Cui, Aijiao
    Li, Mengyang
    Qu, Gang
    Li, Huawei
    PROCEEDINGS OF THE 2016 IEEE ASIAN HARDWARE ORIENTED SECURITY AND TRUST SYMPOSIUM (ASIANHOST 2016), 2016,
  • [17] FPGA-based Low-Latency Audio Coprocessor for Networked Music Performance
    Bert, Diego
    Domini, Nicola
    Peloso, Riccardo
    Severi, Leonardo
    Sacchetto, Matteo
    Bianco, Andrea
    Rottondi, Cristina
    2023 4TH INTERNATIONAL SYMPOSIUM ON THE INTERNET OF SOUNDS, 2023, : 128 - 135
  • [18] GraphAGILE: An FPGA-based Overlay Accelerator for Low-latency GNN Inference
    Zhang, Bingyi
    Zeng, Hanqing
    Prasanna, Viktor
    arXiv, 2023,
  • [19] An FPGA-Based Low-Latency Accelerator for Randomly Wired Neural Networks
    Kuramochi, Ryosuke
    Nakahara, Hiroki
    2020 30TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2020, : 298 - 303
  • [20] GraphAGILE: An FPGA-Based Overlay Accelerator for Low-Latency GNN Inference
    Zhang, Bingyi
    Zeng, Hanqing
    Prasanna, Viktor K.
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2023, 34 (09) : 2580 - 2597