FPGA-Based Improved Background Subtraction for Ultra-Low Latency

被引:0
|
作者
Oshima, Yoshiyuki [1 ]
Yamaguchi, Yoshiki [1 ,2 ]
Tsugami, Ryohei [3 ]
Fujiwara, Toshihito [3 ]
Fukui, Tatsuya [3 ]
Narikawa, Satoshi [3 ]
机构
[1] Univ Tsukuba, Grad Sch Sci & Technol, Tsukuba Shi, Ibaraki 3058573, Japan
[2] Kumamoto Univ, Res & Educ Inst Semicond & Informat, Kumamoto Shi, Kumamoto 8608555, Japan
[3] NTT Corp, NTT Access Network Serv Syst Labs, Musashino, Tokyo 1808585, Japan
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Streaming media; Real-time systems; Performance evaluation; Hardware; Low latency communication; Image color analysis; Optical fiber networks; Field programmable gate arrays; Accuracy; Software; FPGA; hardware direct implementation; low-latency; stream processing; background subtraction; background removal;
D O I
10.1109/ACCESS.2024.3483548
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, advancements in telecommunication technology have led to the proliferation of high-speed, large-capacity, low-latency communication. The COVID-19 pandemic has also accelerated the adoption of remote work globally, making real-time remote communication applications like web conferencing crucial for business, education, and other sectors. Despite the various demands for streaming applications, existing services often fail to meet the requirements of scenarios demanding ultra-low latency, such as surgical operations, remote control of automobiles, and real-time collaborative performances. To address this, we explored using FPGAs to achieve ultra-low latency processing in image processing tasks, explicitly focusing on background removal. Our study demonstrated the feasibility of using commercially available FPGA devices to reduce latency in background subtraction significantly compared to conventional methods. The results indicate that FPGA-based processing can provide the ultra-low latency needed for critical applications, enhancing the performance and user experience in remote operations and real-time streaming.
引用
收藏
页码:164063 / 164080
页数:18
相关论文
共 50 条
  • [31] Ultra-Low Latency Video Codec for Video Conferencing
    Mody, Mihir
    Swami, Pramod
    Shastry, Pavan
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTING AND COMMUNICATION TECHNOLOGIES (IEEE CONECCT), 2014,
  • [32] Toward an Ultra-low Latency and Energy Efficient LoRaWAN
    Muthanna, Mohammed Saleh Ali
    Wang, Ping
    Wei, Min
    Ateya, Abdelhamied A.
    Muthanna, Ammar
    INTERNET OF THINGS, SMART SPACES, AND NEXT GENERATION NETWORKS AND SYSTEMS, NEW2AN 2019, RUSMART 2019, 2019, 11660 : 233 - 242
  • [33] OneSpike: Ultra-low latency spiking neural networks
    Tang, Kaiwen
    Yan, Zhanglu
    Wong, Weng-Fai
    2024 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS, IJCNN 2024, 2024,
  • [34] Ultra-low Latency NFV Services Using DPDK
    Lai, Leonardo
    Ara, Gabriele
    Cucinotta, Tommaso
    Kondepu, Koteswararao
    Valcarenghi, Luca
    2021 IEEE CONFERENCE ON NETWORK FUNCTION VIRTUALIZATION AND SOFTWARE DEFINED NETWORKS (IEEE NFV-SDN), 2021, : 8 - 14
  • [35] A new ultra-low latency message transfer mechanism
    Froening, Holger
    Litz, Heiner
    Bruening, Ulrich
    PROCEEDINGS OF THE SIXTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORKS, 2007, : 108 - +
  • [36] Ultra-low latency optical packet switching node
    Small, BA
    Shacham, A
    Bergman, K
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2005, 17 (07) : 1564 - 1566
  • [37] Ultra-low Latency Service Provision in Edge Computing
    Luo, Jie
    Deng, Xiaoheng
    Zhang, Honggang
    Qi, Huamei
    2018 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2018,
  • [38] Image and Video Coding Techniques for Ultra-low Latency
    Zadnik, Jakub
    Makitalo, Markku
    Vanne, Jarno
    Jaaskelainen, Pekka
    ACM COMPUTING SURVEYS, 2022, 54 (11S)
  • [39] FPGA-based platform for fast accurate evaluation of Ultra Low Power SoC
    Patrigeon, Guillaume
    Benoit, Pascal
    Torres, Lionel
    2018 28TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2018, : 123 - 128
  • [40] FPGA Based Human Detection Using Background Subtraction
    Sharath, S.
    Rangaraju, H. G.
    2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018), 2018, : 1194 - 1197