Energy-Efficient Low-Latency Signed Multiplier for FPGA-Based Hardware Accelerators

被引:19
|
作者
Ullah, Salim [1 ]
Nguyen, Tuan Duy Anh [1 ]
Kumar, Akash [1 ]
机构
[1] Tech Univ Dresden, Dept Processor Design, D-01062 Dresden, Germany
关键词
Accelerator architectures; artificial neural networks (ANN); fixed-point arithmetic; field-programmable gate arrays (FPGAs); multiplying circuits;
D O I
10.1109/LES.2020.2995053
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplication is one of the most extensively used arithmetic operations in a wide range of applications, such as multimedia processing and artificial neural networks. For such applications, multiplier is one of the major contributors to energy consumption, critical path delay, and resource utilization. These effects get more pronounced in field-programmable gate array (FPGA)-based designs. However, most of the state-of-the-art designs are done for ASIC-based systems. Furthermore, a few field-programmable gate array (FPGA)-based designs that exist are largely limited to unsigned numbers, which require extra circuits to support signed operations. To overcome these limitations for the FPGA-based implementations of applications utilizing signed numbers, this letter presents an area-optimized, low-latency, and energy-efficient architecture for an accurate signed multiplier. Compared to the Vivado area-optimized multiplier IP, our implementations offer up to 40.0%, 43.0%, and 70.0% reduction in terms of area, latency, and energy, respectively. The RTL implementations of our designs will be released as an open-source library at https://cfaed.tu-dresden.de/pd-downloads.
引用
收藏
页码:41 / 44
页数:4
相关论文
共 50 条
  • [1] Area-Optimized Low-Latency Approximate Multipliers for FPGA-based Hardware Accelerators
    Ullah, Salim
    Rehman, Semeen
    Prabakaran, Bharath Srinivas
    Kriebel, Florian
    Hanif, Muhammad Abdullah
    Shafique, Muhammad
    Kumar, Akash
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [2] An Energy-Efficient FPGA-based Matrix Multiplier
    Tan, Yiyu
    Imamura, Toshiyuki
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 514 - 517
  • [3] FEECA: Design Space Exploration for Low-Latency and Energy-Efficient Capsule Network Accelerators
    Marchisio, Alberto
    Mrazek, Vojtech
    Hanif, Muhammad Abdullah
    Shafique, Muhammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (04) : 716 - 729
  • [4] Energy-efficient low-latency audio on android
    Balsini, Alessio
    Cucinotta, Tommaso
    Abeni, Luca
    Fernandes, Joel
    Burk, Phil
    Bellasi, Patrick
    Rasmussen, Morten
    JOURNAL OF SYSTEMS AND SOFTWARE, 2019, 152 : 182 - 195
  • [5] An FPGA-Based Hardware Accelerator for Energy-Efficient Bitmap Index Creation
    Xuan-Thuan Nguyen
    Trong-Thuc Hoang
    Hong-Thu Nguyen
    Katsumi Inoue
    Cong-Kha Pham
    IEEE ACCESS, 2018, 6 : 16046 - 16059
  • [6] Energy-Efficient KBP: Kernel Enhancements for Low-Latency and Energy-Efficient Networking
    Fujimoto, Kei
    Natori, Ko
    Kaneko, Masashi
    Shiraga, Akinori
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2022, E105B (09) : 1039 - 1052
  • [7] An FPGA-Based Low-Latency Network Processing for Spark Streaming
    Nakamura, Kohei
    Hayashi, Ami
    Matsutani, Hiroki
    2016 IEEE INTERNATIONAL CONFERENCE ON BIG DATA (BIG DATA), 2016, : 2410 - 2415
  • [8] Low-Latency and Energy-Efficient Wireless Communications With Energy Harvesting
    Wu, Junjie
    Chen, Wei
    IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2022, 21 (02) : 1244 - 1256
  • [9] FPGA-based Accelerators System with Low Latency Autonomous DMA Engine
    Yokono, Tomoya
    Yamabe, Yoshiro
    Tanaka, Kenji
    Arikawa, Yuki
    Ishizaki, Teruaki
    2022 IEEE 30TH INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2022), 2022, : 253 - 253
  • [10] FPGA-based Low-Latency Audio Coprocessor for Networked Music Performance
    Bert, Diego
    Domini, Nicola
    Peloso, Riccardo
    Severi, Leonardo
    Sacchetto, Matteo
    Bianco, Andrea
    Rottondi, Cristina
    2023 4TH INTERNATIONAL SYMPOSIUM ON THE INTERNET OF SOUNDS, 2023, : 128 - 135