Energy-Efficient Low-Latency Signed Multiplier for FPGA-Based Hardware Accelerators

被引:19
|
作者
Ullah, Salim [1 ]
Nguyen, Tuan Duy Anh [1 ]
Kumar, Akash [1 ]
机构
[1] Tech Univ Dresden, Dept Processor Design, D-01062 Dresden, Germany
关键词
Accelerator architectures; artificial neural networks (ANN); fixed-point arithmetic; field-programmable gate arrays (FPGAs); multiplying circuits;
D O I
10.1109/LES.2020.2995053
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplication is one of the most extensively used arithmetic operations in a wide range of applications, such as multimedia processing and artificial neural networks. For such applications, multiplier is one of the major contributors to energy consumption, critical path delay, and resource utilization. These effects get more pronounced in field-programmable gate array (FPGA)-based designs. However, most of the state-of-the-art designs are done for ASIC-based systems. Furthermore, a few field-programmable gate array (FPGA)-based designs that exist are largely limited to unsigned numbers, which require extra circuits to support signed operations. To overcome these limitations for the FPGA-based implementations of applications utilizing signed numbers, this letter presents an area-optimized, low-latency, and energy-efficient architecture for an accurate signed multiplier. Compared to the Vivado area-optimized multiplier IP, our implementations offer up to 40.0%, 43.0%, and 70.0% reduction in terms of area, latency, and energy, respectively. The RTL implementations of our designs will be released as an open-source library at https://cfaed.tu-dresden.de/pd-downloads.
引用
收藏
页码:41 / 44
页数:4
相关论文
共 50 条
  • [21] An energy-efficient and low-latency routing protocol for wireless sensor networks
    Ruzzelli, AG
    Tynan, R
    O'Hare, GMP
    2005 SYSTEMS COMMUNICATIONS, PROCEEDINGS: ICW 2005, WIRELESS TECHNOLOGIES; ICHSN 2005, HIGH SPEED NETWORKS; ICMCS 2005, MULTIMEDIA COMMUNICATIONS SYSTEMS; SENET 2005, SENSOR NETWORKS, 2005, : 449 - 454
  • [22] A low-latency and energy-efficient algorithm for convergecast in wireless sensor networks
    Upadhyayula, S
    Annamalai, V
    Gupta, SKS
    GLOBECOM'03: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-7, 2003, : 3525 - 3530
  • [23] An Energy-Efficient Low-Latency MAC Protocol for Wireless Sensor Networks
    Wang, Heping
    Zhang, Xiaobo
    Khokhar, Ashfaq
    GLOBECOM 2006 - 2006 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, 2006,
  • [24] High-Speed Energy-Efficient Fixed-Point Signed Multipliers for FPGA-Based DSP Applications
    Nagar, Mitul Sudhirkumar
    Mathuriya, Aditya
    Patel, Sohan H.
    Engineer, Pinalkumar J.
    IEEE EMBEDDED SYSTEMS LETTERS, 2024, 16 (04) : 417 - 420
  • [25] Low-Latency In Situ Image Analytics With FPGA-Based Quantized Convolutional Neural Network
    Wang, Maolin
    Lee, Kelvin C. M.
    Chung, Bob M. F.
    Bogaraju, Sharatchandra Varma
    Ng, Ho-Cheung
    Wong, Justin S. J.
    Shum, Ho Cheung
    Tsia, Kevin K.
    So, Hayden Kwok-Hay
    IEEE TRANSACTIONS ON NEURAL NETWORKS AND LEARNING SYSTEMS, 2022, 33 (07) : 2853 - 2866
  • [26] An Energy-Efficient FPGA-based Convolutional Neural Network Implementation
    Irmak, Hasan
    Alachiotis, Nikolaos
    Ziener, Daniel
    29TH IEEE CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS (SIU 2021), 2021,
  • [27] LTrans-OPU: A Low-Latency FPGA-based Overlay Processor for Transformer Networks
    Bai, Yueyin
    Zhou, Hao
    Zhao, Keqing
    Zhang, Manting
    Chen, Jianli
    Yu, Jun
    Wang, Kun
    2023 33RD INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2023, : 283 - 287
  • [28] A Low-Latency and Energy-Efficient Multimetric Routing Protocol Based on Network Connectivity in VANET Communication
    Wang, Xiaobo
    Weng, Yu
    Gao, Honghao
    IEEE TRANSACTIONS ON GREEN COMMUNICATIONS AND NETWORKING, 2021, 5 (04): : 1761 - 1776
  • [29] 4-Gbps low-latency FPGA-based underwater wireless optical communication
    Zhang, Tianyi
    Fei, Chao
    Wang, Yuan
    Du, Ji
    Xie, Yitong
    Zhang, Fei
    Tian, Jiahan
    Zhang, Guowu
    Wang, Gaoxuan
    Hong, Xiaojian
    He, Sailing
    OPTICS EXPRESS, 2024, 32 (21): : 36207 - 36222
  • [30] Tree-Model Based Mapping for Energy-Efficient and Low-Latency Network-on-Chip
    Yang, Bo
    Xu, Thomas Canhao
    Santti, Tero
    Plosila, Juha
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 189 - 192