Calibration of weight-error for pipelined ADCs

被引:0
|
作者
Jia, Hua-Yu [1 ]
Liu, Li [1 ]
Zhang, Jian-Guo [1 ]
机构
[1] Key Laboratory of Advanced Transducers and Intelligent Control System of The Ministry of Education, Taiyuan University of Technology, Taiyuan,030024, China
关键词
Analog to digital conversion - Frequency converters - Calibration;
D O I
10.3788/OPE.20142211.3114
中图分类号
TH [机械、仪表工业];
学科分类号
0802 ;
摘要
To reduce and eliminate the interstage gain errors caused by capacitor mismatch and finite open-loop gain of an operating amplifier in a pipelined Analog to Digital Converter (ADC), a novel weight-based calibration technique on backend stages was presented. With proposed technique, a weight-based error model was built by merging error factors into a single term and the outputs of backend stages were utilized to calibrate the errors of front stages. To avoid interrupt normal conversion process, two extra stages were used in the calibration process to implement background calibration. During the normal conversion process and calibration process, the first seven stages of every signal path were all calibrated to increase the resolution and to eliminate errors. The improved technique was used in the implementation of 14 b, 80 MS/s pipelined ADC, and the ADC is with Chartered 0.18 μm, 1p6m CMOS process, a consume of 260 mW, and a chip area of 7.161 mm2. The test results show that the calibration technique improves dynamic and static performance and increases the precisions of pipelined ADCs. ©, 2014, Chinese Academy of Sciences. All right reserved.
引用
收藏
页码:3114 / 3121
相关论文
共 50 条
  • [31] A Maximum-Likelihood-Estimation-based Digital Background Calibration Technique for Interstage Gain Error in Pipelined ADCs
    Cao, Tianxiang
    Xu, Zhiwei
    Han, Shuai
    Ding, Kaijie
    Zhu, Jiang
    2024 9TH INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION SYSTEMS, ICCCS 2024, 2024, : 167 - 171
  • [32] Channel Mismatch Background Calibration for Pipelined Time Interleaved ADCs
    Mrassy, Armia
    Dessouky, Mohamed
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 609 - 612
  • [33] Digital background calibration of higher order nonlinearities in pipelined ADCs
    Meruva, Anand
    Jalali, Bahar
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1233 - +
  • [34] Dynamic Calibration of Undersampled Pipelined ADCs by Frequency Domain Filtering
    Medawar, Samer
    Handel, Peter
    Murmann, Boris
    Bjorsell, Niclas
    Jansson, Magnus
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2013, 62 (07) : 1882 - 1891
  • [35] An Offset Double Conversion Technique for Digital Calibration of Pipelined ADCs
    Peng, Bei
    Li, Hao
    Lin, Pingfen
    Chiu, Yun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (12) : 961 - 965
  • [36] Background calibration techniques for multistage pipelined ADCs with digital redundancy
    Li, JP
    Moon, UK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (09): : 531 - 538
  • [37] Digital Background Calibration With Histogram of Decision Points in Pipelined ADCs
    Gholami, Peyman
    Yavari, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (01) : 16 - 20
  • [38] A calibration technique based on frequency-domain characteristics for pipelined ADCs
    Sun, Ke-Xu
    He, Le-Nian
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2013, 47 (08): : 1393 - 1402
  • [39] Error calibration of two ADCs conversion mode
    Wang, WL
    Zhang, ZJ
    Zu, J
    ISTM/2003: 5TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, CONFERENCE PROCEEDINGS, 2003, : 521 - 524
  • [40] A background calibration scheme for pipelined ADCs including non-linear operational amplifier gain and reference error correction
    Larsson, A
    Sonkusale, S
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 37 - 40