共 50 条
- [31] A Maximum-Likelihood-Estimation-based Digital Background Calibration Technique for Interstage Gain Error in Pipelined ADCs 2024 9TH INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION SYSTEMS, ICCCS 2024, 2024, : 167 - 171
- [32] Channel Mismatch Background Calibration for Pipelined Time Interleaved ADCs 2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 609 - 612
- [33] Digital background calibration of higher order nonlinearities in pipelined ADCs 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1233 - +
- [36] Background calibration techniques for multistage pipelined ADCs with digital redundancy IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (09): : 531 - 538
- [38] A calibration technique based on frequency-domain characteristics for pipelined ADCs Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2013, 47 (08): : 1393 - 1402
- [39] Error calibration of two ADCs conversion mode ISTM/2003: 5TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, CONFERENCE PROCEEDINGS, 2003, : 521 - 524
- [40] A background calibration scheme for pipelined ADCs including non-linear operational amplifier gain and reference error correction IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 37 - 40