Calibration of weight-error for pipelined ADCs

被引:0
|
作者
Jia, Hua-Yu [1 ]
Liu, Li [1 ]
Zhang, Jian-Guo [1 ]
机构
[1] Key Laboratory of Advanced Transducers and Intelligent Control System of The Ministry of Education, Taiyuan University of Technology, Taiyuan,030024, China
关键词
Analog to digital conversion - Frequency converters - Calibration;
D O I
10.3788/OPE.20142211.3114
中图分类号
TH [机械、仪表工业];
学科分类号
0802 ;
摘要
To reduce and eliminate the interstage gain errors caused by capacitor mismatch and finite open-loop gain of an operating amplifier in a pipelined Analog to Digital Converter (ADC), a novel weight-based calibration technique on backend stages was presented. With proposed technique, a weight-based error model was built by merging error factors into a single term and the outputs of backend stages were utilized to calibrate the errors of front stages. To avoid interrupt normal conversion process, two extra stages were used in the calibration process to implement background calibration. During the normal conversion process and calibration process, the first seven stages of every signal path were all calibrated to increase the resolution and to eliminate errors. The improved technique was used in the implementation of 14 b, 80 MS/s pipelined ADC, and the ADC is with Chartered 0.18 μm, 1p6m CMOS process, a consume of 260 mW, and a chip area of 7.161 mm2. The test results show that the calibration technique improves dynamic and static performance and increases the precisions of pipelined ADCs. ©, 2014, Chinese Academy of Sciences. All right reserved.
引用
收藏
页码:3114 / 3121
相关论文
共 50 条
  • [41] Background Calibration of Pipelined ADCs Via Decision Boundary Gap Estimation
    Brooks, Lane
    Lee, Hae-Seung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (10) : 2969 - 2979
  • [42] Background Calibration of Comparator Offsets in SHA-Less Pipelined ADCs
    Zhu, Congyi
    Lin, Jun
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (03) : 357 - 361
  • [43] Digital background calibration of capacitor-mismatch errors in pipelined ADCs
    Taherzadeh-Sani, Mohammad
    Hamoui, Anas A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) : 966 - 970
  • [44] A Low Complexity Digital Foreground Calibration Technique for CMOS Pipelined ADCs
    Liu, Maliang
    Zhang, Sirui
    Jin, Hu
    Zhu, Zhangming
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (03)
  • [45] A statistics-based digital background calibration technique for pipelined ADCs
    Mafi, Hamidreza
    Mohammadi, Reza
    Shamsi, Hossein
    INTEGRATION-THE VLSI JOURNAL, 2015, 51 : 149 - 157
  • [46] Homogeneity Enforced Calibration for Pipelined ADCs Including Nonlinear Stage Amplifiers
    Wagner, Matthias
    Lang, Oliver
    Ghafi, Esmaeil K.
    Schwarz, Andreas
    Huemer, Mario
    2023 18TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME, 2023, : 153 - 156
  • [47] A digital background calibration technique for interstage gain nonlinearity in pipelined ADCs
    Ding, Bowen
    Miao, Peng
    Li, Fei
    Gu, Weiqi
    IEICE ELECTRONICS EXPRESS, 2022, 19 (04):
  • [48] Convergence analysis of a background interstage gain calibration technique for pipelined ADCs
    Wang, D
    Keane, JP
    Hurst, PJ
    Levy, BC
    Lewis, SH
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4058 - 4061
  • [49] A robust background calibration technique for switched-capacitor pipelined ADCs
    Fan, JL
    Wu, JT
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1374 - 1377
  • [50] Equalization-Based Digital Background Calibration Technique for Pipelined ADCs
    Zeinali, Behzad
    Moosazadeh, Tohid
    Yavari, Mohammad
    Rodriguez-Vazquez, Angel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 322 - 333