A 18-bit 1-MS/s fully-differential SAR ADC with digital calibration achieving 96.1 dB SNDR

被引:0
|
作者
Zhang, Panpan [1 ,2 ]
Feng, Wenjiang [1 ]
Zhao, Peng [2 ]
Song, Yang [2 ]
机构
[1] Chongqing Univ, Sch Microelect & Commun Engn, Chongqing 400044, Peoples R China
[2] Shenzhen State Micro Elect Co Ltd, Shenzhen, Peoples R China
关键词
Fully-differential SAR ADC; Foreground digital self-calibration; DNL enhancement; comparator noise extraction and correction; Harmonic calibration; A comparator with ultra-low noise and offset; DAC;
D O I
10.1016/j.mejo.2024.106297
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 18-bit 1 MS/s fully-differential Successive-Approximation-Register Analog-to-Digital Converter (SAR ADC) achieving an ENOB of 15.7-bit. To achieve higher performance, a differential DAC utilizing both split and monotonic switching timing is designed. For both dynamic and static performance improvement, five techniques are proposed. First, a foreground digital self-calibration method based on normalized-full-scale-referencing is described to eliminate the capacitor mismatch errors. L-segment capacitors are utilized to measure and calculate the bit weights of other capacitors. Second, a DNL enhancement technique is presented. The fractional capacitors are used to subtract an analog voltage from the DAC before the conversion is finished, which further improve the ADC performance. Third, an adaptive-tracking-extra-bit-trail together with comparator noise extraction and correction for further accuracy enhancement is proposed. Forth, a harmonic calibration technique, which can efficiently attenuate 2-order and 3-order harmonic is introduced. Fifth, a comparator with ultra-low noise and offset is designed to meet the 18-bit 1-MS/s ADC. The ADC is fabricated in a 0.18-mu m 5-V CMOS process. It measures a 96.1 dB SNDR and a 110.7 dB SFDR. The DNL and INL are within +0.32 LSB and +0.5 LSB, respectively. The overall power consumption of ADC core, drawn from the 5 V power supply, is 45 mW.
引用
收藏
页数:17
相关论文
共 50 条
  • [41] A 12-bit 40 Ms/s SAR ADC with digital foreground self-calibration for capacitor mismatches
    Yeo, Injune
    Lee, Byung-Geun
    Journal of Semiconductor Technology and Science, 2020, 20 (01): : 105 - 118
  • [42] A 15-bit 20 MS/s SHA-Less Pipelined ADC Achieving 73.7 dB SNDR with Averaging Correlated Level Shifting Technique
    Wang, Jia-Ching
    Hung, Tsune-Chih
    Kuo, Tai-Haur
    2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2019,
  • [43] A 24-μW 11-bit 1-MS/s SAR ADC With a Bidirectional Single-side Switching Technique
    Chen, Long
    Sanyal, Arindam
    Ma, Ji
    Sun, Nan
    PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 219 - +
  • [44] A 2.52 fJ/Conversion-Step 12-bit 154MS/s with 68.78dB SNDR Full Differential SAR ADC with a Novel Capacitor Switching Scheme
    Mahdavi, Sina
    Gaznag, Tohid Torabi
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 81 - 86
  • [45] An 89.55dB-SFDR 179.6dB-FoMs 12-bit 1MS/s SAR- Assisted SAR ADC with Weight-Split Compensation Calibration
    Hu, Yao-Sheng
    Lin, Jhao-Huei
    Lin, Ding-Guo
    Lin, Kai-Yue
    Chen, Hsin-Shu
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 253 - 256
  • [46] A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration
    Zhang, Yizhen
    Cai, Jueping
    Li, Xinyu
    Zhang, Yuxin
    Su, Bowen
    MICROELECTRONICS JOURNAL, 2021, 116
  • [47] A 12b 330MS/s Pipelined-SAR ADC with PVT-Stabilized Dynamic Amplifier Achieving <1dB SNDR Variation
    Huang, Hai
    Sarkar, Sudipta
    Elies, Brian
    Chiu, Yun
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 472 - 472
  • [48] A 14-bit 5MS/s SAR ADC with digital calibration algorithm for OLED display touch system
    Wu, Si
    Guo, Xiaoyu
    Li, Hongge
    Xia, Tongsheng
    MICROELECTRONICS JOURNAL, 2022, 127
  • [49] An Untrimmed PVT-Robust 12-bit 1-MS/s SAR ADC IP in Deeply Depleted Channel CMOS Process
    Zha, Y.
    Zahnd, L.
    Deng, J.
    Ruffieux, D.
    Badami, K.
    Mavrogordatos, T.
    Matsuo, Y.
    Emery, S.
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 13 - 16
  • [50] A 1-GS/s 11-Bit SAR-Assisted Pipeline ADC With 59-dB SNDR in 65-nm CMOS
    Liu, Qing
    Shu, Wei
    Chang, Joseph S.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (09) : 1164 - 1168