共 50 条
- [41] A 12-bit 40 Ms/s SAR ADC with digital foreground self-calibration for capacitor mismatches Journal of Semiconductor Technology and Science, 2020, 20 (01): : 105 - 118
- [42] A 15-bit 20 MS/s SHA-Less Pipelined ADC Achieving 73.7 dB SNDR with Averaging Correlated Level Shifting Technique 2019 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2019,
- [43] A 24-μW 11-bit 1-MS/s SAR ADC With a Bidirectional Single-side Switching Technique PROCEEDINGS OF THE 40TH EUROPEAN SOLID-STATE CIRCUIT CONFERENCE (ESSCIRC 2014), 2014, : 219 - +
- [44] A 2.52 fJ/Conversion-Step 12-bit 154MS/s with 68.78dB SNDR Full Differential SAR ADC with a Novel Capacitor Switching Scheme 26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 81 - 86
- [45] An 89.55dB-SFDR 179.6dB-FoMs 12-bit 1MS/s SAR- Assisted SAR ADC with Weight-Split Compensation Calibration 2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018, : 253 - 256
- [46] A 3.66 μW 12-bit 1 MS/s SAR ADC with mismatch and offset foreground calibration MICROELECTRONICS JOURNAL, 2021, 116
- [47] A 12b 330MS/s Pipelined-SAR ADC with PVT-Stabilized Dynamic Amplifier Achieving <1dB SNDR Variation 2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 472 - 472
- [48] A 14-bit 5MS/s SAR ADC with digital calibration algorithm for OLED display touch system MICROELECTRONICS JOURNAL, 2022, 127
- [49] An Untrimmed PVT-Robust 12-bit 1-MS/s SAR ADC IP in Deeply Depleted Channel CMOS Process 2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 13 - 16