A 18-bit 1-MS/s fully-differential SAR ADC with digital calibration achieving 96.1 dB SNDR

被引:0
|
作者
Zhang, Panpan [1 ,2 ]
Feng, Wenjiang [1 ]
Zhao, Peng [2 ]
Song, Yang [2 ]
机构
[1] Chongqing Univ, Sch Microelect & Commun Engn, Chongqing 400044, Peoples R China
[2] Shenzhen State Micro Elect Co Ltd, Shenzhen, Peoples R China
关键词
Fully-differential SAR ADC; Foreground digital self-calibration; DNL enhancement; comparator noise extraction and correction; Harmonic calibration; A comparator with ultra-low noise and offset; DAC;
D O I
10.1016/j.mejo.2024.106297
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 18-bit 1 MS/s fully-differential Successive-Approximation-Register Analog-to-Digital Converter (SAR ADC) achieving an ENOB of 15.7-bit. To achieve higher performance, a differential DAC utilizing both split and monotonic switching timing is designed. For both dynamic and static performance improvement, five techniques are proposed. First, a foreground digital self-calibration method based on normalized-full-scale-referencing is described to eliminate the capacitor mismatch errors. L-segment capacitors are utilized to measure and calculate the bit weights of other capacitors. Second, a DNL enhancement technique is presented. The fractional capacitors are used to subtract an analog voltage from the DAC before the conversion is finished, which further improve the ADC performance. Third, an adaptive-tracking-extra-bit-trail together with comparator noise extraction and correction for further accuracy enhancement is proposed. Forth, a harmonic calibration technique, which can efficiently attenuate 2-order and 3-order harmonic is introduced. Fifth, a comparator with ultra-low noise and offset is designed to meet the 18-bit 1-MS/s ADC. The ADC is fabricated in a 0.18-mu m 5-V CMOS process. It measures a 96.1 dB SNDR and a 110.7 dB SFDR. The DNL and INL are within +0.32 LSB and +0.5 LSB, respectively. The overall power consumption of ADC core, drawn from the 5 V power supply, is 45 mW.
引用
收藏
页数:17
相关论文
共 50 条
  • [21] A 13-bit 1-MS/s SAR ADC With Rotation-Based Mismatch Error Cancellation
    Zhang, Jing
    Zhang, Lulu
    Zhou, Xiong
    Ortmanns, Maurits
    Li, Qiang
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 6 - 10
  • [22] An 18-bit 2MS/s pipelined SAR ADC utilizing a sampling distortion cancellation circuit with-107dB THD at 100kHz
    Hummerston, Derek
    Hurrell, Peter
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C280 - C281
  • [23] A 12-Bit 31.1-μW 1-MS/s SAR ADC With On-Chip Input-Signal-Independent Calibration Achieving 100.4-dB SFDR Using 256-fF Sampling Capacitance
    Shen, Junhua
    Shikata, Akira
    Liu, Anping
    Chen, Baozhen
    Chalifoux, Frederick
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (04) : 937 - 947
  • [24] A 29mW 5GS/s Time-interleaved SAR ADC achieving 48.5dB SNDR With Fully-Digital Timing-Skew Calibration Based on Digital-Mixing
    Guo, Minggiang
    Mao, Jiaji
    Sin, Sai-Weng
    Wei, Hegong
    Martins, R. P.
    2019 SYMPOSIUM ON VLSI CIRCUITS, 2019, : C76 - C77
  • [25] A Design of Low-Power 10-bit 1-MS/s Asynchronous SAR ADC for DSRC Application
    Verma, Deeksha
    Shehzad, Khuram
    Khan, Danial
    Kim, Sung Jin
    Pu, Young Gun
    Yoo, Sang-Sun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    ELECTRONICS, 2020, 9 (07) : 1 - 11
  • [26] A 12-bit 200MS/s Pipelined-SAR ADC in 65-nm CMOS with 61.9 dB SNDR
    Liu, Haizhu
    Liu, Maliang
    Zhu, Zhangming
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [27] A 9-bit 1-MS/s 7-μW SAR ADC for Ultra Low Power Radio
    Wang, Ji
    Carmona, Manuel Bejarano
    Hall, Helgi
    Radjen, Dejan
    Lu, Ping
    2014 NORCHIP, 2014,
  • [28] Low power consumption and low area capacitor array for 16-bit 1-MS/s SAR ADC
    Wang, Hongyi
    Wang, Siyuan
    Yuan, Yidong
    Zhang, Guohe
    PROCEEDINGS OF 2018 IEEE 3RD ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC 2018), 2018, : 1003 - 1006
  • [29] A 112 dB SFDR 16-bit 1MS/s SAR ADC with an improved and robust analog self-calibration
    Li, Zhaojiang
    Zhang, Wei
    Chen, Suming
    Peng, Xizhu
    Tang, He
    MICROELECTRONICS JOURNAL, 2025, 158
  • [30] A 0.8-V, 1-MS/s, 10-bit SAR ADC for Multi-Channel Neural Recording
    Tao, Yonghong
    Lian, Yong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (02) : 366 - 375