A 18-bit 1-MS/s fully-differential SAR ADC with digital calibration achieving 96.1 dB SNDR

被引:0
|
作者
Zhang, Panpan [1 ,2 ]
Feng, Wenjiang [1 ]
Zhao, Peng [2 ]
Song, Yang [2 ]
机构
[1] Chongqing Univ, Sch Microelect & Commun Engn, Chongqing 400044, Peoples R China
[2] Shenzhen State Micro Elect Co Ltd, Shenzhen, Peoples R China
关键词
Fully-differential SAR ADC; Foreground digital self-calibration; DNL enhancement; comparator noise extraction and correction; Harmonic calibration; A comparator with ultra-low noise and offset; DAC;
D O I
10.1016/j.mejo.2024.106297
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 18-bit 1 MS/s fully-differential Successive-Approximation-Register Analog-to-Digital Converter (SAR ADC) achieving an ENOB of 15.7-bit. To achieve higher performance, a differential DAC utilizing both split and monotonic switching timing is designed. For both dynamic and static performance improvement, five techniques are proposed. First, a foreground digital self-calibration method based on normalized-full-scale-referencing is described to eliminate the capacitor mismatch errors. L-segment capacitors are utilized to measure and calculate the bit weights of other capacitors. Second, a DNL enhancement technique is presented. The fractional capacitors are used to subtract an analog voltage from the DAC before the conversion is finished, which further improve the ADC performance. Third, an adaptive-tracking-extra-bit-trail together with comparator noise extraction and correction for further accuracy enhancement is proposed. Forth, a harmonic calibration technique, which can efficiently attenuate 2-order and 3-order harmonic is introduced. Fifth, a comparator with ultra-low noise and offset is designed to meet the 18-bit 1-MS/s ADC. The ADC is fabricated in a 0.18-mu m 5-V CMOS process. It measures a 96.1 dB SNDR and a 110.7 dB SFDR. The DNL and INL are within +0.32 LSB and +0.5 LSB, respectively. The overall power consumption of ADC core, drawn from the 5 V power supply, is 45 mW.
引用
收藏
页数:17
相关论文
共 50 条
  • [31] An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement
    陈宏铭
    郝跃国
    赵龙
    程玉华
    Journal of Semiconductors, 2013, (09) : 168 - 174
  • [32] An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement
    Chen Hongming
    Hao Yueguo
    Zhao Long
    Cheng Yuhua
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (09)
  • [33] A 14 b 35 MS/s SAR ADC Achieving 75 dB SNDR and 99 dB SFDR With Loop-Embedded Input Buffer in 40 nm CMOS
    Kramer, Martin J.
    Janssen, Erwin
    Doris, Kostas
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) : 2891 - 2900
  • [34] A Calibration-free 2.3 mW 73.2 dB SNDR 15b 100 MS/s Four-Stage Fully Differential Ring Amplifier Based SAR-Assisted Pipeline ADC
    Lim, Yong
    Flynn, Michael P.
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C98 - C99
  • [35] An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement
    陈宏铭
    郝跃国
    赵龙
    程玉华
    Journal of Semiconductors, 2013, 34 (09) : 168 - 174
  • [36] A 70 dB SNDR 10 MS/s 28 nm CMOS Nyquist SAR ADC with Capacitor Mismatch Calibration Reusing Segmented Reference Voltages
    Kim, Ho-Jin
    Boo, Jun-Ho
    Lee, Jae-Hyuk
    Park, Jun-Sang
    An, Tai-Ji
    Do, Sung-Han
    Cho, Young-Jae
    Choi, Michael
    Ahn, Gil-Cho
    Lee, Seung-Hoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (06) : 449 - 458
  • [37] A 1mW 71.5dB SNDR 50MS/s 13b Fully Differential Ring-Amplifier-Based SAR-Assisted Pipeline ADC
    Lim, Yong
    Flynn, Michael P.
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 458 - +
  • [38] A 10-bit 20-MS/s SAR DAC achieving 57.9-dB SNDR using insensitive geometry DAC array
    Dong, Li
    Song, Yan
    Xie, Yi
    Xin, Youze
    Li, Ken
    Jing, Xixin
    Zhang, Bing
    Gui, Xiaoyan
    Geng, Li
    MICROELECTRONICS JOURNAL, 2021, 113
  • [39] A 12-bit 40 MS/s SAR ADC with Digital Foreground Self-calibration for Capacitor Mismatches
    Yeo, Injune
    Lee, Byung-Geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (01) : 105 - 118
  • [40] A 12-bit 50-MS/s 3.3-mW SAR ADC with Background Digital Calibration
    Liu, Wenbo
    Huang, Pingli
    Chiu, Yun
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,